stm32f1xx_hal_dma_ex.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260
  1. /**
  2. ******************************************************************************
  3. * @file stm32f1xx_hal_dma_ex.h
  4. * @author MCD Application Team
  5. * @version V1.0.4
  6. * @date 29-April-2016
  7. * @brief Header file of DMA HAL extension module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32F1xx_HAL_DMA_EX_H
  39. #define __STM32F1xx_HAL_DMA_EX_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. /* Includes ------------------------------------------------------------------*/
  44. #include "stm32f1xx_hal_def.h"
  45. /** @addtogroup STM32F1xx_HAL_Driver
  46. * @{
  47. */
  48. /** @defgroup DMAEx DMAEx
  49. * @{
  50. */
  51. /* Exported types ------------------------------------------------------------*/
  52. /* Exported constants --------------------------------------------------------*/
  53. /* Exported macro ------------------------------------------------------------*/
  54. /** @defgroup DMAEx_Exported_Macros DMA Extended Exported Macros
  55. * @{
  56. */
  57. /* Interrupt & Flag management */
  58. #if defined (STM32F100xE) || defined (STM32F101xE) || defined (STM32F101xG) || defined (STM32F103xE) || \
  59. defined (STM32F103xG) || defined (STM32F105xC) || defined (STM32F107xC)
  60. /** @defgroup DMAEx_High_density_XL_density_Product_devices DMAEx High density and XL density product devices
  61. * @{
  62. */
  63. /**
  64. * @brief Returns the current DMA Channel transfer complete flag.
  65. * @param __HANDLE__: DMA handle
  66. * @retval The specified transfer complete flag index.
  67. */
  68. #define __HAL_DMA_GET_TC_FLAG_INDEX(__HANDLE__) \
  69. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TC1 :\
  70. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TC2 :\
  71. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TC3 :\
  72. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TC4 :\
  73. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_TC5 :\
  74. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_TC6 :\
  75. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel7))? DMA_FLAG_TC7 :\
  76. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_TC1 :\
  77. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_TC2 :\
  78. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_TC3 :\
  79. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_TC4 :\
  80. DMA_FLAG_TC5)
  81. /**
  82. * @brief Returns the current DMA Channel half transfer complete flag.
  83. * @param __HANDLE__: DMA handle
  84. * @retval The specified half transfer complete flag index.
  85. */
  86. #define __HAL_DMA_GET_HT_FLAG_INDEX(__HANDLE__)\
  87. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_HT1 :\
  88. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_HT2 :\
  89. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_HT3 :\
  90. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_HT4 :\
  91. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_HT5 :\
  92. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_HT6 :\
  93. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel7))? DMA_FLAG_HT7 :\
  94. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_HT1 :\
  95. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_HT2 :\
  96. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_HT3 :\
  97. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_HT4 :\
  98. DMA_FLAG_HT5)
  99. /**
  100. * @brief Returns the current DMA Channel transfer error flag.
  101. * @param __HANDLE__: DMA handle
  102. * @retval The specified transfer error flag index.
  103. */
  104. #define __HAL_DMA_GET_TE_FLAG_INDEX(__HANDLE__)\
  105. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TE1 :\
  106. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TE2 :\
  107. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TE3 :\
  108. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TE4 :\
  109. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_TE5 :\
  110. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_TE6 :\
  111. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel7))? DMA_FLAG_TE7 :\
  112. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_TE1 :\
  113. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_TE2 :\
  114. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_TE3 :\
  115. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_TE4 :\
  116. DMA_FLAG_TE5)
  117. /**
  118. * @brief Get the DMA Channel pending flags.
  119. * @param __HANDLE__: DMA handle
  120. * @param __FLAG__: Get the specified flag.
  121. * This parameter can be any combination of the following values:
  122. * @arg DMA_FLAG_TCx: Transfer complete flag
  123. * @arg DMA_FLAG_HTx: Half transfer complete flag
  124. * @arg DMA_FLAG_TEx: Transfer error flag
  125. * Where x can be 1_7 or 1_5 (depending on DMA1 or DMA2) to select the DMA Channel flag.
  126. * @retval The state of FLAG (SET or RESET).
  127. */
  128. #define __HAL_DMA_GET_FLAG(__HANDLE__, __FLAG__)\
  129. (((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Channel7)? (DMA2->ISR & (__FLAG__)) :\
  130. (DMA1->ISR & (__FLAG__)))
  131. /**
  132. * @brief Clears the DMA Channel pending flags.
  133. * @param __HANDLE__: DMA handle
  134. * @param __FLAG__: specifies the flag to clear.
  135. * This parameter can be any combination of the following values:
  136. * @arg DMA_FLAG_TCx: Transfer complete flag
  137. * @arg DMA_FLAG_HTx: Half transfer complete flag
  138. * @arg DMA_FLAG_TEx: Transfer error flag
  139. * Where x can be 1_7 or 1_5 (depending on DMA1 or DMA2) to select the DMA Channel flag.
  140. * @retval None
  141. */
  142. #define __HAL_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__) \
  143. (((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Channel7)? (DMA2->IFCR = (__FLAG__)) :\
  144. (DMA1->IFCR = (__FLAG__)))
  145. /**
  146. * @}
  147. */
  148. #else
  149. /** @defgroup DMA_Low_density_Medium_density_Product_devices DMA Low density and Medium density product devices
  150. * @{
  151. */
  152. /**
  153. * @brief Returns the current DMA Channel transfer complete flag.
  154. * @param __HANDLE__: DMA handle
  155. * @retval The specified transfer complete flag index.
  156. */
  157. #define __HAL_DMA_GET_TC_FLAG_INDEX(__HANDLE__) \
  158. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TC1 :\
  159. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TC2 :\
  160. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TC3 :\
  161. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TC4 :\
  162. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_TC5 :\
  163. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_TC6 :\
  164. DMA_FLAG_TC7)
  165. /**
  166. * @brief Returns the current DMA Channel half transfer complete flag.
  167. * @param __HANDLE__: DMA handle
  168. * @retval The specified half transfer complete flag index.
  169. */
  170. #define __HAL_DMA_GET_HT_FLAG_INDEX(__HANDLE__)\
  171. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_HT1 :\
  172. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_HT2 :\
  173. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_HT3 :\
  174. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_HT4 :\
  175. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_HT5 :\
  176. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_HT6 :\
  177. DMA_FLAG_HT7)
  178. /**
  179. * @brief Returns the current DMA Channel transfer error flag.
  180. * @param __HANDLE__: DMA handle
  181. * @retval The specified transfer error flag index.
  182. */
  183. #define __HAL_DMA_GET_TE_FLAG_INDEX(__HANDLE__)\
  184. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TE1 :\
  185. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TE2 :\
  186. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TE3 :\
  187. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TE4 :\
  188. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_TE5 :\
  189. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_TE6 :\
  190. DMA_FLAG_TE7)
  191. /**
  192. * @brief Get the DMA Channel pending flags.
  193. * @param __HANDLE__: DMA handle
  194. * @param __FLAG__: Get the specified flag.
  195. * This parameter can be any combination of the following values:
  196. * @arg DMA_FLAG_TCx: Transfer complete flag
  197. * @arg DMA_FLAG_HTx: Half transfer complete flag
  198. * @arg DMA_FLAG_TEx: Transfer error flag
  199. * Where x can be 1_7 to select the DMA Channel flag.
  200. * @retval The state of FLAG (SET or RESET).
  201. */
  202. #define __HAL_DMA_GET_FLAG(__HANDLE__, __FLAG__) (DMA1->ISR & (__FLAG__))
  203. /**
  204. * @brief Clears the DMA Channel pending flags.
  205. * @param __HANDLE__: DMA handle
  206. * @param __FLAG__: specifies the flag to clear.
  207. * This parameter can be any combination of the following values:
  208. * @arg DMA_FLAG_TCx: Transfer complete flag
  209. * @arg DMA_FLAG_HTx: Half transfer complete flag
  210. * @arg DMA_FLAG_TEx: Transfer error flag
  211. * Where x can be 1_7 to select the DMA Channel flag.
  212. * @retval None
  213. */
  214. #define __HAL_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__) (DMA1->IFCR = (__FLAG__))
  215. /**
  216. * @}
  217. */
  218. #endif
  219. /**
  220. * @}
  221. */
  222. /**
  223. * @}
  224. */
  225. /**
  226. * @}
  227. */
  228. #ifdef __cplusplus
  229. }
  230. #endif /* STM32F100xE || STM32F101xE || STM32F101xG || STM32F103xE || */
  231. /* STM32F103xG || STM32F105xC || STM32F107xC */
  232. #endif /* __STM32F1xx_HAL_DMA_H */
  233. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/