ti_msp_dl_config.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123
  1. /*
  2. * Copyright (c) 2023, Texas Instruments Incorporated
  3. * All rights reserved.
  4. *
  5. * Redistribution and use in source and binary forms, with or without
  6. * modification, are permitted provided that the following conditions
  7. * are met:
  8. *
  9. * * Redistributions of source code must retain the above copyright
  10. * notice, this list of conditions and the following disclaimer.
  11. *
  12. * * Redistributions in binary form must reproduce the above copyright
  13. * notice, this list of conditions and the following disclaimer in the
  14. * documentation and/or other materials provided with the distribution.
  15. *
  16. * * Neither the name of Texas Instruments Incorporated nor the names of
  17. * its contributors may be used to endorse or promote products derived
  18. * from this software without specific prior written permission.
  19. *
  20. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  21. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  22. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  23. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  24. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  25. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  26. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
  27. * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  28. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
  29. * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
  30. * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  31. */
  32. /*
  33. * ============ ti_msp_dl_config.c =============
  34. * Configured MSPM0 DriverLib module definitions
  35. *
  36. * DO NOT EDIT - This file is generated for the MSPM0G350X
  37. * by the SysConfig tool.
  38. */
  39. #include "ti_msp_dl_config.h"
  40. #include "syspar.h"
  41. DL_TimerA_backupConfig gMOTOR_PWMBackup;
  42. DL_TimerG_backupConfig gPWM_FBackup;
  43. DL_TimerG_backupConfig gHALLTIMERBackup;
  44. /*
  45. * ======== SYSCFG_DL_init ========
  46. * Perform any initialization needed before using any board APIs
  47. */
  48. SYSCONFIG_WEAK void SYSCFG_DL_init(void)
  49. {
  50. SYSCFG_DL_initPower();
  51. SYSCFG_DL_GPIO_init();
  52. /* Module-Specific Initializations*/
  53. #if (SIMULATION == 0)
  54. SYSCFG_DL_DEBUG_init();
  55. #endif
  56. SYSCFG_DL_SYSCTL_init();
  57. SYSCFG_DL_MOTOR_PWM_init();
  58. SYSCFG_DL_PWM_F_init();
  59. SYSCFG_DL_PWM_B_L_init();
  60. SYSCFG_DL_PWM_R_init();
  61. SYSCFG_DL_HALLTIMER_init();
  62. SYSCFG_DL_HALL_CNT_init();
  63. SYSCFG_DL_UART_HMI_init();
  64. SYSCFG_DL_ADC12_0_init();
  65. SYSCFG_DL_ADC12_1_init();
  66. SYSCFG_DL_COMP_0_init();
  67. SYSCFG_DL_COMP_FLEDCHECK_init();
  68. SYSCFG_DL_OPA_BPHASE_init();
  69. SYSCFG_DL_OPA_CPHASE_init();
  70. SYSCFG_DL_SYSTICK_init();
  71. SYSCFG_DL_DAC12_init();
  72. SYSCFG_DL_WWDT0_init();
  73. SYSCFG_DL_MCAN0_init();
  74. /* Ensure backup structures have no valid state */
  75. gMOTOR_PWMBackup.backupRdy = false;
  76. gPWM_FBackup.backupRdy = false;
  77. gHALLTIMERBackup.backupRdy = false;
  78. }
  79. /*
  80. * User should take care to save and restore register configuration in application.
  81. * See Retention Configuration section for more details.
  82. */
  83. SYSCONFIG_WEAK bool SYSCFG_DL_saveConfiguration(void)
  84. {
  85. bool retStatus = true;
  86. retStatus &= DL_TimerA_saveConfiguration(MOTOR_PWM_INST, &gMOTOR_PWMBackup);
  87. retStatus &= DL_TimerG_saveConfiguration(PWM_F_INST, &gPWM_FBackup);
  88. retStatus &= DL_TimerG_saveConfiguration(HALLTIMER_INST, &gHALLTIMERBackup);
  89. return retStatus;
  90. }
  91. SYSCONFIG_WEAK bool SYSCFG_DL_restoreConfiguration(void)
  92. {
  93. bool retStatus = true;
  94. retStatus &= DL_TimerA_restoreConfiguration(MOTOR_PWM_INST, &gMOTOR_PWMBackup, false);
  95. retStatus &= DL_TimerG_restoreConfiguration(PWM_F_INST, &gPWM_FBackup, false);
  96. retStatus &= DL_TimerG_restoreConfiguration(HALLTIMER_INST, &gHALLTIMERBackup, false);
  97. return retStatus;
  98. }
  99. SYSCONFIG_WEAK void SYSCFG_DL_initPower(void)
  100. {
  101. DL_GPIO_reset(GPIOA);
  102. DL_GPIO_reset(GPIOB);
  103. DL_TimerA_reset(MOTOR_PWM_INST);
  104. DL_TimerG_reset(PWM_F_INST);
  105. DL_TimerG_reset(PWM_B_L_INST);
  106. DL_TimerG_reset(PWM_R_INST);
  107. DL_TimerG_reset(HALLTIMER_INST);
  108. DL_TimerG_reset(HALL_CNT_INST);
  109. DL_UART_Main_reset(UART_HMI_INST);
  110. DL_ADC12_reset(ADC12_0_INST);
  111. DL_ADC12_reset(ADC12_1_INST);
  112. DL_COMP_reset(COMP_0_INST);
  113. DL_COMP_reset(COMP_FLEDCHECK_INST);
  114. DL_OPA_reset(OPA_BPHASE_INST);
  115. DL_OPA_reset(OPA_CPHASE_INST);
  116. DL_DAC12_reset(DAC0);
  117. DL_WWDT_reset(WWDT0_INST);
  118. DL_MathACL_reset(MATHACL);
  119. DL_MCAN_reset(MCAN0_INST);
  120. DL_GPIO_enablePower(GPIOA);
  121. DL_GPIO_enablePower(GPIOB);
  122. DL_TimerA_enablePower(MOTOR_PWM_INST);
  123. DL_TimerG_enablePower(PWM_F_INST);
  124. DL_TimerG_enablePower(PWM_B_L_INST);
  125. DL_TimerG_enablePower(PWM_R_INST);
  126. DL_TimerG_enablePower(HALLTIMER_INST);
  127. DL_TimerG_enablePower(HALL_CNT_INST);
  128. DL_UART_Main_enablePower(UART_HMI_INST);
  129. DL_ADC12_enablePower(ADC12_0_INST);
  130. DL_ADC12_enablePower(ADC12_1_INST);
  131. DL_COMP_enablePower(COMP_0_INST);
  132. DL_COMP_enablePower(COMP_FLEDCHECK_INST);
  133. DL_OPA_enablePower(OPA_BPHASE_INST);
  134. DL_OPA_enablePower(OPA_CPHASE_INST);
  135. DL_DAC12_enablePower(DAC0);
  136. DL_WWDT_enablePower(WWDT0_INST);
  137. DL_MathACL_enablePower(MATHACL);
  138. DL_MCAN_enablePower(MCAN0_INST);
  139. delay_cycles(POWER_STARTUP_DELAY);
  140. }
  141. SYSCONFIG_WEAK void SYSCFG_DL_GPIO_init(void)
  142. {
  143. DL_GPIO_initPeripheralOutputFunction(GPIO_MOTOR_PWM_C0_IOMUX,GPIO_MOTOR_PWM_C0_IOMUX_FUNC);
  144. DL_GPIO_enableOutput(GPIO_MOTOR_PWM_C0_PORT, GPIO_MOTOR_PWM_C0_PIN);
  145. DL_GPIO_initPeripheralOutputFunction(GPIO_MOTOR_PWM_C0_CMPL_IOMUX,GPIO_MOTOR_PWM_C0_CMPL_IOMUX_FUNC);
  146. DL_GPIO_enableOutput(GPIO_MOTOR_PWM_C0_CMPL_PORT, GPIO_MOTOR_PWM_C0_CMPL_PIN);
  147. DL_GPIO_initPeripheralOutputFunction(GPIO_MOTOR_PWM_C1_IOMUX,GPIO_MOTOR_PWM_C1_IOMUX_FUNC);
  148. DL_GPIO_enableOutput(GPIO_MOTOR_PWM_C1_PORT, GPIO_MOTOR_PWM_C1_PIN);
  149. DL_GPIO_initPeripheralOutputFunction(GPIO_MOTOR_PWM_C1_CMPL_IOMUX,GPIO_MOTOR_PWM_C1_CMPL_IOMUX_FUNC);
  150. DL_GPIO_enableOutput(GPIO_MOTOR_PWM_C1_CMPL_PORT, GPIO_MOTOR_PWM_C1_CMPL_PIN);
  151. DL_GPIO_initPeripheralOutputFunction(GPIO_MOTOR_PWM_C2_IOMUX,GPIO_MOTOR_PWM_C2_IOMUX_FUNC);
  152. DL_GPIO_enableOutput(GPIO_MOTOR_PWM_C2_PORT, GPIO_MOTOR_PWM_C2_PIN);
  153. DL_GPIO_initPeripheralOutputFunction(GPIO_MOTOR_PWM_C2_CMPL_IOMUX,GPIO_MOTOR_PWM_C2_CMPL_IOMUX_FUNC);
  154. DL_GPIO_enableOutput(GPIO_MOTOR_PWM_C2_CMPL_PORT, GPIO_MOTOR_PWM_C2_CMPL_PIN);
  155. DL_GPIO_initPeripheralOutputFunction(GPIO_PWM_F_C1_IOMUX,GPIO_PWM_F_C1_IOMUX_FUNC);
  156. DL_GPIO_enableOutput(GPIO_PWM_F_C1_PORT, GPIO_PWM_F_C1_PIN);
  157. DL_GPIO_initPeripheralOutputFunction(GPIO_PWM_B_L_C0_IOMUX,GPIO_PWM_B_L_C0_IOMUX_FUNC);
  158. DL_GPIO_enableOutput(GPIO_PWM_B_L_C0_PORT, GPIO_PWM_B_L_C0_PIN);
  159. DL_GPIO_initPeripheralOutputFunction(GPIO_PWM_B_L_C1_IOMUX,GPIO_PWM_B_L_C1_IOMUX_FUNC);
  160. DL_GPIO_enableOutput(GPIO_PWM_B_L_C1_PORT, GPIO_PWM_B_L_C1_PIN);
  161. DL_GPIO_initPeripheralOutputFunction(GPIO_PWM_R_C1_IOMUX,GPIO_PWM_R_C1_IOMUX_FUNC);
  162. DL_GPIO_enableOutput(GPIO_PWM_R_C1_PORT, GPIO_PWM_R_C1_PIN);
  163. DL_GPIO_initPeripheralAnalogFunction(GPIO_HFXIN_IOMUX);
  164. DL_GPIO_initPeripheralAnalogFunction(GPIO_HFXOUT_IOMUX);
  165. DL_GPIO_initPeripheralOutputFunction(
  166. GPIO_UART_HMI_IOMUX_TX, GPIO_UART_HMI_IOMUX_TX_FUNC);
  167. DL_GPIO_initPeripheralInputFunction(
  168. GPIO_UART_HMI_IOMUX_RX, GPIO_UART_HMI_IOMUX_RX_FUNC);
  169. DL_GPIO_initDigitalOutput(OUTPUT_POWER_EN_IOMUX);
  170. DL_GPIO_initDigitalInput(INPUT_BREAK_IOMUX);
  171. DL_GPIO_initDigitalInput(INPUT_Cadence_in_IOMUX);
  172. DL_GPIO_initDigitalInput(HALL_HALLA_IOMUX);
  173. DL_GPIO_initDigitalInput(HALL_HALLB_IOMUX);
  174. DL_GPIO_initDigitalInput(HALL_HALLC_IOMUX);
  175. DL_GPIO_initDigitalInput(LIGHT_DETECT_BACK_IOMUX);
  176. DL_GPIO_initDigitalInput(LIGHT_DETECT_RIGHT_IOMUX);
  177. DL_GPIO_initDigitalInput(LIGHT_DETECT_LEFT_IOMUX);
  178. #if (SIMULATION == 0)
  179. DL_GPIO_initDigitalOutput(GPIO_12V6_PIN_EN_IOMUX);
  180. DL_GPIO_initDigitalOutput(GPIO_12V6_PIN_SEL_IOMUX);
  181. DL_GPIO_clearPins(GPIOA, OUTPUT_POWER_EN_PIN |
  182. GPIO_12V6_PIN_EN_PIN |
  183. GPIO_12V6_PIN_SEL_PIN);
  184. DL_GPIO_enableOutput(GPIOA, OUTPUT_POWER_EN_PIN |
  185. GPIO_12V6_PIN_EN_PIN |
  186. GPIO_12V6_PIN_SEL_PIN);
  187. #else
  188. DL_GPIO_clearPins(GPIOA, OUTPUT_POWER_EN_PIN );
  189. DL_GPIO_enableOutput(GPIOA, OUTPUT_POWER_EN_PIN);
  190. #endif
  191. DL_GPIO_setLowerPinsPolarity(GPIOA, DL_GPIO_PIN_8_EDGE_RISE_FALL |
  192. DL_GPIO_PIN_3_EDGE_RISE);
  193. DL_GPIO_setUpperPinsPolarity(GPIOA, DL_GPIO_PIN_28_EDGE_RISE);
  194. DL_GPIO_clearInterruptStatus(GPIOA, HALL_HALLA_PIN |
  195. LIGHT_DETECT_LEFT_PIN);
  196. DL_GPIO_enableInterrupt(GPIOA, HALL_HALLA_PIN |
  197. LIGHT_DETECT_LEFT_PIN);
  198. DL_GPIO_setLowerPinsPolarity(GPIOB, DL_GPIO_PIN_3_EDGE_RISE_FALL |
  199. DL_GPIO_PIN_2_EDGE_RISE_FALL |
  200. DL_GPIO_PIN_15_EDGE_RISE |
  201. DL_GPIO_PIN_8_EDGE_RISE);
  202. DL_GPIO_clearInterruptStatus(GPIOB, HALL_HALLB_PIN |
  203. HALL_HALLC_PIN |
  204. LIGHT_DETECT_BACK_PIN |
  205. LIGHT_DETECT_RIGHT_PIN);
  206. DL_GPIO_enableInterrupt(GPIOB, HALL_HALLB_PIN |
  207. HALL_HALLC_PIN |
  208. LIGHT_DETECT_BACK_PIN |
  209. LIGHT_DETECT_RIGHT_PIN);
  210. DL_GPIO_initPeripheralOutputFunction(
  211. GPIO_MCAN0_IOMUX_CAN_TX, GPIO_MCAN0_IOMUX_CAN_TX_FUNC);
  212. DL_GPIO_initPeripheralInputFunction(
  213. GPIO_MCAN0_IOMUX_CAN_RX, GPIO_MCAN0_IOMUX_CAN_RX_FUNC);
  214. }
  215. SYSCONFIG_WEAK void SYSCFG_DL_DEBUG_init(void)
  216. {
  217. /* Set the DISABLE bit in the SWDCFG register in SYSCTL along with KEY */
  218. SYSCTL->SOCLOCK.SWDCFG = (SYSCTL_SWDCFG_KEY_VALUE | SYSCTL_SWDCFG_DISABLE_TRUE);
  219. }
  220. static const DL_SYSCTL_SYSPLLConfig gSYSPLLConfig_External = {
  221. .inputFreq = DL_SYSCTL_SYSPLL_INPUT_FREQ_8_16_MHZ,
  222. .rDivClk2x = 1,
  223. .rDivClk1 = 0,
  224. .rDivClk0 = 0,
  225. .enableCLK2x = DL_SYSCTL_SYSPLL_CLK2X_ENABLE,
  226. .enableCLK1 = DL_SYSCTL_SYSPLL_CLK1_ENABLE,
  227. .enableCLK0 = DL_SYSCTL_SYSPLL_CLK0_DISABLE,
  228. .sysPLLMCLK = DL_SYSCTL_SYSPLL_MCLK_CLK2X,
  229. .sysPLLRef = DL_SYSCTL_SYSPLL_REF_HFCLK,
  230. .qDiv = 8,
  231. .pDiv = DL_SYSCTL_SYSPLL_PDIV_1
  232. };
  233. static const DL_SYSCTL_SYSPLLConfig gSYSPLLConfig_Internal = {
  234. .inputFreq = DL_SYSCTL_SYSPLL_INPUT_FREQ_16_32_MHZ,
  235. .rDivClk2x = 3,
  236. .rDivClk1 = 1,
  237. .rDivClk0 = 0,
  238. .enableCLK2x = DL_SYSCTL_SYSPLL_CLK2X_ENABLE,
  239. .enableCLK1 = DL_SYSCTL_SYSPLL_CLK1_ENABLE,
  240. .enableCLK0 = DL_SYSCTL_SYSPLL_CLK0_DISABLE,
  241. .sysPLLMCLK = DL_SYSCTL_SYSPLL_MCLK_CLK2X,
  242. .sysPLLRef = DL_SYSCTL_SYSPLL_REF_SYSOSC,
  243. .qDiv = 8,
  244. .pDiv = DL_SYSCTL_SYSPLL_PDIV_2
  245. };
  246. void DL_SYSCTL_configSYSPLL_copy(DL_SYSCTL_SYSPLLConfig *config)
  247. {
  248. uint32_t StartUpCounter = 0;
  249. /* PLL configurations are retained in lower reset levels. Set default
  250. * behavior of disabling the PLL to keep a consistent behavior regardless
  251. * of reset level. */
  252. DL_SYSCTL_disableSYSPLL();
  253. /* Check that SYSPLL is disabled before configuration */
  254. while ((DL_SYSCTL_getClockStatus() & (DL_SYSCTL_CLK_STATUS_SYSPLL_OFF)) !=
  255. (DL_SYSCTL_CLK_STATUS_SYSPLL_OFF)) {
  256. ;
  257. }
  258. // set SYSPLL reference clock
  259. DL_Common_updateReg(&SYSCTL->SOCLOCK.SYSPLLCFG0,
  260. ((uint32_t) config->sysPLLRef), SYSCTL_SYSPLLCFG0_SYSPLLREF_MASK);
  261. // set predivider PDIV (divides reference clock)
  262. DL_Common_updateReg(&SYSCTL->SOCLOCK.SYSPLLCFG1, ((uint32_t) config->pDiv),
  263. SYSCTL_SYSPLLCFG1_PDIV_MASK);
  264. // save CPUSS CTL state and disable the cache
  265. uint32_t ctlTemp = DL_CORE_getInstructionConfig();
  266. DL_CORE_configInstruction(DL_CORE_PREFETCH_ENABLED, DL_CORE_CACHE_DISABLED,
  267. DL_CORE_LITERAL_CACHE_ENABLED);
  268. // populate SYSPLLPARAM0/1 tuning registers from flash, based on input freq
  269. SYSCTL->SOCLOCK.SYSPLLPARAM0 =
  270. *(volatile uint32_t *) ((uint32_t) config->inputFreq);
  271. SYSCTL->SOCLOCK.SYSPLLPARAM1 =
  272. *(volatile uint32_t *) ((uint32_t) config->inputFreq + (uint32_t) 0x4);
  273. // restore CPUSS CTL state
  274. CPUSS->CTL = ctlTemp;
  275. // set feedback divider QDIV (multiplies to give output frequency)
  276. DL_Common_updateReg(&SYSCTL->SOCLOCK.SYSPLLCFG1,
  277. ((config->qDiv << SYSCTL_SYSPLLCFG1_QDIV_OFS) &
  278. SYSCTL_SYSPLLCFG1_QDIV_MASK),
  279. SYSCTL_SYSPLLCFG1_QDIV_MASK);
  280. // write clock output dividers, enable outputs, and MCLK source to SYSPLLCFG0
  281. DL_Common_updateReg(&SYSCTL->SOCLOCK.SYSPLLCFG0,
  282. (((config->rDivClk2x << SYSCTL_SYSPLLCFG0_RDIVCLK2X_OFS) &
  283. SYSCTL_SYSPLLCFG0_RDIVCLK2X_MASK) |
  284. ((config->rDivClk1 << SYSCTL_SYSPLLCFG0_RDIVCLK1_OFS) &
  285. SYSCTL_SYSPLLCFG0_RDIVCLK1_MASK) |
  286. ((config->rDivClk0 << SYSCTL_SYSPLLCFG0_RDIVCLK0_OFS) &
  287. SYSCTL_SYSPLLCFG0_RDIVCLK0_MASK) |
  288. config->enableCLK2x | config->enableCLK1 | config->enableCLK0 |
  289. (uint32_t) config->sysPLLMCLK),
  290. (SYSCTL_SYSPLLCFG0_RDIVCLK2X_MASK | SYSCTL_SYSPLLCFG0_RDIVCLK1_MASK |
  291. SYSCTL_SYSPLLCFG0_RDIVCLK0_MASK |
  292. SYSCTL_SYSPLLCFG0_ENABLECLK2X_MASK |
  293. SYSCTL_SYSPLLCFG0_ENABLECLK1_MASK |
  294. SYSCTL_SYSPLLCFG0_ENABLECLK0_MASK |
  295. SYSCTL_SYSPLLCFG0_MCLK2XVCO_MASK));
  296. // enable SYSPLL
  297. SYSCTL->SOCLOCK.HSCLKEN |= SYSCTL_HSCLKEN_SYSPLLEN_ENABLE;
  298. // wait until SYSPLL startup is stabilized
  299. while (((DL_SYSCTL_getClockStatus() & SYSCTL_CLKSTATUS_SYSPLLGOOD_MASK) != DL_SYSCTL_CLK_STATUS_SYSPLL_GOOD) && (StartUpCounter < 30000))
  300. {
  301. StartUpCounter++;
  302. }
  303. if((DL_SYSCTL_getClockStatus() & SYSCTL_CLKSTATUS_SYSPLLGOOD_MASK) != DL_SYSCTL_CLK_STATUS_SYSPLL_GOOD)
  304. {
  305. DL_SYSCTL_configSYSPLL((DL_SYSCTL_SYSPLLConfig *) &gSYSPLLConfig_Internal);
  306. }
  307. }
  308. SYSCONFIG_WEAK void SYSCFG_DL_SYSCTL_init(void)
  309. {
  310. //Low Power Mode is configured to be SLEEP0
  311. DL_SYSCTL_setBORThreshold(DL_SYSCTL_BOR_THRESHOLD_LEVEL_0);
  312. DL_SYSCTL_setFlashWaitState(DL_SYSCTL_FLASH_WAIT_STATE_2);
  313. DL_SYSCTL_setSYSOSCFreq(DL_SYSCTL_SYSOSC_FREQ_BASE);
  314. /* Set default configuration */
  315. DL_SYSCTL_disableHFXT();
  316. DL_SYSCTL_disableSYSPLL();
  317. DL_SYSCTL_setHFCLKSourceHFXTParams(DL_SYSCTL_HFXT_RANGE_4_8_MHZ,40, false);
  318. DL_SYSCTL_configSYSPLL_copy((DL_SYSCTL_SYSPLLConfig *) &gSYSPLLConfig_External);
  319. DL_SYSCTL_setULPCLKDivider(DL_SYSCTL_ULPCLK_DIV_2);
  320. DL_SYSCTL_enableMFCLK();
  321. DL_SYSCTL_enableMFPCLK();
  322. DL_SYSCTL_setMFPCLKSource(DL_SYSCTL_MFPCLK_SOURCE_SYSOSC);
  323. DL_SYSCTL_setMCLKSource(SYSOSC, HSCLK, DL_SYSCTL_HSCLK_SOURCE_SYSPLL);
  324. /* INT_GROUP1 Priority */
  325. NVIC_SetPriority(GPIOA_INT_IRQn, 1);
  326. }
  327. /*
  328. * Timer clock configuration to be sourced by / 1 (72000000 Hz)
  329. * timerClkFreq = (timerClkSrc / (timerClkDivRatio * (timerClkPrescale + 1)))
  330. * 72000000 Hz = 72000000 Hz / (1 * (0 + 1))
  331. */
  332. static const DL_TimerA_ClockConfig gMOTOR_PWMClockConfig = {
  333. .clockSel = DL_TIMER_CLOCK_BUSCLK,
  334. .divideRatio = DL_TIMER_CLOCK_DIVIDE_1,
  335. .prescale = 0U
  336. };
  337. static const DL_TimerA_PWMConfig gMOTOR_PWMConfig = {
  338. .pwmMode = DL_TIMER_PWM_MODE_CENTER_ALIGN,
  339. .period = 4500,
  340. .isTimerWithFourCC = true,
  341. .startTimer = DL_TIMER_STOP,
  342. };
  343. SYSCONFIG_WEAK void SYSCFG_DL_MOTOR_PWM_init(void) {
  344. DL_TimerA_setClockConfig(
  345. MOTOR_PWM_INST, (DL_TimerA_ClockConfig *) &gMOTOR_PWMClockConfig);
  346. DL_TimerA_initPWMMode(
  347. MOTOR_PWM_INST, (DL_TimerA_PWMConfig *) &gMOTOR_PWMConfig);
  348. DL_TimerA_setCaptureCompareOutCtl(MOTOR_PWM_INST, DL_TIMER_CC_OCTL_INIT_VAL_LOW,
  349. DL_TIMER_CC_OCTL_INV_OUT_DISABLED, DL_TIMER_CC_OCTL_SRC_DEAD_BAND,
  350. DL_TIMERA_CAPTURE_COMPARE_0_INDEX);
  351. DL_TimerA_setCaptCompUpdateMethod(MOTOR_PWM_INST, DL_TIMER_CC_UPDATE_METHOD_IMMEDIATE, DL_TIMERA_CAPTURE_COMPARE_0_INDEX);
  352. DL_TimerA_setCaptureCompareValue(MOTOR_PWM_INST, 1688, DL_TIMER_CC_0_INDEX);
  353. DL_TimerA_setCaptureCompareOutCtl(MOTOR_PWM_INST, DL_TIMER_CC_OCTL_INIT_VAL_LOW,
  354. DL_TIMER_CC_OCTL_INV_OUT_DISABLED, DL_TIMER_CC_OCTL_SRC_DEAD_BAND,
  355. DL_TIMERA_CAPTURE_COMPARE_1_INDEX);
  356. DL_TimerA_setCaptCompUpdateMethod(MOTOR_PWM_INST, DL_TIMER_CC_UPDATE_METHOD_IMMEDIATE, DL_TIMERA_CAPTURE_COMPARE_1_INDEX);
  357. DL_TimerA_setCaptureCompareValue(MOTOR_PWM_INST, 2250, DL_TIMER_CC_1_INDEX);
  358. DL_TimerA_setCaptureCompareOutCtl(MOTOR_PWM_INST, DL_TIMER_CC_OCTL_INIT_VAL_LOW,
  359. DL_TIMER_CC_OCTL_INV_OUT_DISABLED, DL_TIMER_CC_OCTL_SRC_DEAD_BAND,
  360. DL_TIMERA_CAPTURE_COMPARE_2_INDEX);
  361. DL_TimerA_setCaptCompUpdateMethod(MOTOR_PWM_INST, DL_TIMER_CC_UPDATE_METHOD_IMMEDIATE, DL_TIMERA_CAPTURE_COMPARE_2_INDEX);
  362. DL_TimerA_setCaptureCompareValue(MOTOR_PWM_INST, 1125, DL_TIMER_CC_2_INDEX);
  363. DL_TimerA_setDeadBand(MOTOR_PWM_INST, 108, 108, DL_TIMER_DEAD_BAND_MODE_1);
  364. DL_TimerA_setRepeatCounter(MOTOR_PWM_INST, MOTOR_PWM_REPEAT_COUNT_2);
  365. DL_TimerA_enableClock(MOTOR_PWM_INST);
  366. DL_TimerA_enableEvent(MOTOR_PWM_INST, DL_TIMERA_EVENT_ROUTE_1, (DL_TIMERA_EVENT_CC4_DN_EVENT |
  367. DL_TIMERA_EVENT_CC4_UP_EVENT));
  368. DL_TimerA_setPublisherChanID(MOTOR_PWM_INST, DL_TIMERA_PUBLISHER_INDEX_0, MOTOR_PWM_INST_PUB_0_CH);
  369. DL_TimerA_enableInterrupt(MOTOR_PWM_INST , DL_TIMERA_INTERRUPT_FAULT_EVENT |
  370. DL_TIMER_INTERRUPT_LOAD_EVENT |
  371. DL_TIMER_INTERRUPT_ZERO_EVENT);
  372. NVIC_SetPriority(MOTOR_PWM_INST_INT_IRQN, 0);
  373. DL_TimerA_setCCPDirection(MOTOR_PWM_INST , DL_TIMER_CC0_OUTPUT | DL_TIMER_CC1_OUTPUT | DL_TIMER_CC2_OUTPUT );
  374. DL_TimerA_setCaptureCompareInput(MOTOR_PWM_INST, DL_TIMER_CC_INPUT_INV_NOINVERT, DL_TIMER_CC_IN_SEL_TRIG, DL_TIMER_CC_0_INDEX);
  375. DL_TimerA_setCaptureCompareInput(MOTOR_PWM_INST, DL_TIMER_CC_INPUT_INV_NOINVERT, DL_TIMER_CC_IN_SEL_TRIG, DL_TIMER_CC_1_INDEX);
  376. DL_TimerA_setCaptureCompareInput(MOTOR_PWM_INST, DL_TIMER_CC_INPUT_INV_NOINVERT, DL_TIMER_CC_IN_SEL_TRIG, DL_TIMER_CC_2_INDEX);
  377. /*
  378. * Determines the external triggering event to trigger the module (self-triggered in main configuration)
  379. * and triggered by specific timer in secondary configuration
  380. */
  381. DL_TimerA_setExternalTriggerEvent(MOTOR_PWM_INST,DL_TIMER_EXT_TRIG_SEL_TRIG_1);
  382. DL_TimerA_enableExternalTrigger(MOTOR_PWM_INST);
  383. uint32_t temp;
  384. temp = DL_TimerA_getCaptureCompareCtl(MOTOR_PWM_INST, DL_TIMER_CC_0_INDEX);
  385. DL_TimerA_setCaptureCompareCtl(MOTOR_PWM_INST, DL_TIMER_CC_MODE_COMPARE, temp | (uint32_t) DL_TIMER_CC_LCOND_TRIG_RISE, DL_TIMER_CC_0_INDEX);
  386. temp = DL_TimerA_getCaptureCompareCtl(MOTOR_PWM_INST, DL_TIMER_CC_1_INDEX);
  387. DL_TimerA_setCaptureCompareCtl(MOTOR_PWM_INST, DL_TIMER_CC_MODE_COMPARE, temp | (uint32_t) DL_TIMER_CC_LCOND_TRIG_RISE, DL_TIMER_CC_1_INDEX);
  388. temp = DL_TimerA_getCaptureCompareCtl(MOTOR_PWM_INST, DL_TIMER_CC_2_INDEX);
  389. DL_TimerA_setCaptureCompareCtl(MOTOR_PWM_INST, DL_TIMER_CC_MODE_COMPARE, temp | (uint32_t) DL_TIMER_CC_LCOND_TRIG_RISE, DL_TIMER_CC_2_INDEX);
  390. DL_TimerA_setFaultSourceConfig(MOTOR_PWM_INST, (DL_TIMERA_FAULT_SOURCE_COMP1_SENSE_LOW));
  391. DL_TimerA_setFaultConfig(MOTOR_PWM_INST, DL_TIMERA_FAULT_CONFIG_TFIM_DISABLED
  392. | DL_TIMERA_FAULT_CONFIG_FL_LATCH_LD_CLR
  393. | DL_TIMERA_FAULT_CONFIG_FI_INDEPENDENT
  394. | DL_TIMERA_FAULT_CONFIG_FIEN_DISABLED);
  395. DL_TimerA_setFaultInputFilterConfig(MOTOR_PWM_INST,
  396. DL_TIMERA_FAULT_FILTER_FILTERED,
  397. DL_TIMERA_FAULT_FILTER_CPV_CONSEC_PER,
  398. DL_TIMERA_FAULT_FILTER_FP_PER_8);
  399. DL_TimerA_configFaultOutputAction(MOTOR_PWM_INST,
  400. DL_TIMERA_FAULT_ENTRY_CCP_LOW,
  401. DL_TIMERA_FAULT_EXIT_CCP_LOW,
  402. DL_TIMER_CC_0_INDEX);
  403. DL_TimerA_configFaultOutputAction(MOTOR_PWM_INST,
  404. DL_TIMERA_FAULT_ENTRY_CCP_LOW,
  405. DL_TIMERA_FAULT_EXIT_CCP_LOW,
  406. DL_TIMER_CC_1_INDEX);
  407. DL_TimerA_configFaultOutputAction(MOTOR_PWM_INST,
  408. DL_TIMERA_FAULT_ENTRY_CCP_LOW,
  409. DL_TIMERA_FAULT_EXIT_CCP_LOW,
  410. DL_TIMER_CC_2_INDEX);
  411. DL_TimerA_configFaultCounter(MOTOR_PWM_INST,
  412. DL_TIMERA_FAULT_ENTRY_CTR_CONT_COUNT, DL_TIMERA_FAULT_EXIT_CTR_CVAE_ACTION);
  413. DL_TimerA_enableFaultInput(MOTOR_PWM_INST);
  414. DL_TimerA_enableClockFaultDetection(MOTOR_PWM_INST);
  415. }
  416. /*
  417. * Timer clock configuration to be sourced by / 2 (36000000 Hz)
  418. * timerClkFreq = (timerClkSrc / (timerClkDivRatio * (timerClkPrescale + 1)))
  419. * 36000000 Hz = 36000000 Hz / (2 * (0 + 1))
  420. */
  421. static const DL_TimerG_ClockConfig gPWM_FClockConfig = {
  422. .clockSel = DL_TIMER_CLOCK_BUSCLK,
  423. .divideRatio = DL_TIMER_CLOCK_DIVIDE_2,
  424. .prescale = 0U
  425. };
  426. static const DL_TimerG_PWMConfig gPWM_FConfig = {
  427. .pwmMode = DL_TIMER_PWM_MODE_EDGE_ALIGN_UP,
  428. .period = 2304,
  429. .startTimer = DL_TIMER_STOP,
  430. };
  431. SYSCONFIG_WEAK void SYSCFG_DL_PWM_F_init(void) {
  432. DL_TimerG_setClockConfig(
  433. PWM_F_INST, (DL_TimerG_ClockConfig *) &gPWM_FClockConfig);
  434. DL_TimerG_initPWMMode(
  435. PWM_F_INST, (DL_TimerG_PWMConfig *) &gPWM_FConfig);
  436. DL_TimerG_setCaptureCompareOutCtl(PWM_F_INST, DL_TIMER_CC_OCTL_INIT_VAL_LOW,
  437. DL_TIMER_CC_OCTL_INV_OUT_DISABLED, DL_TIMER_CC_OCTL_SRC_FUNCVAL,
  438. DL_TIMERG_CAPTURE_COMPARE_1_INDEX);
  439. DL_TimerG_setCaptCompUpdateMethod(PWM_F_INST, DL_TIMER_CC_UPDATE_METHOD_IMMEDIATE, DL_TIMERG_CAPTURE_COMPARE_1_INDEX);
  440. DL_TimerG_setCaptureCompareValue(PWM_F_INST, 0, DL_TIMER_CC_1_INDEX);
  441. DL_TimerG_enableClock(PWM_F_INST);
  442. DL_TimerG_setCCPDirection(PWM_F_INST , DL_TIMER_CC1_OUTPUT );
  443. }
  444. /*
  445. * Timer clock configuration to be sourced by / 1 (36000000 Hz)
  446. * timerClkFreq = (timerClkSrc / (timerClkDivRatio * (timerClkPrescale + 1)))
  447. * 36000000 Hz = 36000000 Hz / (1 * (0 + 1))
  448. */
  449. static const DL_TimerG_ClockConfig gPWM_B_LClockConfig = {
  450. .clockSel = DL_TIMER_CLOCK_BUSCLK,
  451. .divideRatio = DL_TIMER_CLOCK_DIVIDE_1,
  452. .prescale = 0U
  453. };
  454. static const DL_TimerG_PWMConfig gPWM_B_LConfig = {
  455. .pwmMode = DL_TIMER_PWM_MODE_EDGE_ALIGN_UP,
  456. .period = 2304,
  457. .startTimer = DL_TIMER_STOP,
  458. };
  459. SYSCONFIG_WEAK void SYSCFG_DL_PWM_B_L_init(void) {
  460. DL_TimerG_setClockConfig(
  461. PWM_B_L_INST, (DL_TimerG_ClockConfig *) &gPWM_B_LClockConfig);
  462. DL_TimerG_initPWMMode(
  463. PWM_B_L_INST, (DL_TimerG_PWMConfig *) &gPWM_B_LConfig);
  464. DL_TimerG_setCaptureCompareOutCtl(PWM_B_L_INST, DL_TIMER_CC_OCTL_INIT_VAL_LOW,
  465. DL_TIMER_CC_OCTL_INV_OUT_DISABLED, DL_TIMER_CC_OCTL_SRC_FUNCVAL,
  466. DL_TIMERG_CAPTURE_COMPARE_0_INDEX);
  467. DL_TimerG_setCaptCompUpdateMethod(PWM_B_L_INST, DL_TIMER_CC_UPDATE_METHOD_IMMEDIATE, DL_TIMERG_CAPTURE_COMPARE_0_INDEX);
  468. DL_TimerG_setCaptureCompareValue(PWM_B_L_INST, 0, DL_TIMER_CC_0_INDEX);
  469. DL_TimerG_setCaptureCompareOutCtl(PWM_B_L_INST, DL_TIMER_CC_OCTL_INIT_VAL_LOW,
  470. DL_TIMER_CC_OCTL_INV_OUT_DISABLED, DL_TIMER_CC_OCTL_SRC_FUNCVAL,
  471. DL_TIMERG_CAPTURE_COMPARE_1_INDEX);
  472. DL_TimerG_setCaptCompUpdateMethod(PWM_B_L_INST, DL_TIMER_CC_UPDATE_METHOD_IMMEDIATE, DL_TIMERG_CAPTURE_COMPARE_1_INDEX);
  473. DL_TimerG_setCaptureCompareValue(PWM_B_L_INST, 0, DL_TIMER_CC_1_INDEX);
  474. DL_TimerG_enableClock(PWM_B_L_INST);
  475. DL_TimerG_setCCPDirection(PWM_B_L_INST , DL_TIMER_CC0_OUTPUT | DL_TIMER_CC1_OUTPUT );
  476. }
  477. /*
  478. * Timer clock configuration to be sourced by / 2 (36000000 Hz)
  479. * timerClkFreq = (timerClkSrc / (timerClkDivRatio * (timerClkPrescale + 1)))
  480. * 36000000 Hz = 36000000 Hz / (2 * (0 + 1))
  481. */
  482. static const DL_TimerG_ClockConfig gPWM_RClockConfig = {
  483. .clockSel = DL_TIMER_CLOCK_BUSCLK,
  484. .divideRatio = DL_TIMER_CLOCK_DIVIDE_2,
  485. .prescale = 0U
  486. };
  487. static const DL_TimerG_PWMConfig gPWM_RConfig = {
  488. .pwmMode = DL_TIMER_PWM_MODE_EDGE_ALIGN_UP,
  489. .period = 2304,
  490. .startTimer = DL_TIMER_STOP,
  491. };
  492. SYSCONFIG_WEAK void SYSCFG_DL_PWM_R_init(void) {
  493. DL_TimerG_setClockConfig(
  494. PWM_R_INST, (DL_TimerG_ClockConfig *) &gPWM_RClockConfig);
  495. DL_TimerG_initPWMMode(
  496. PWM_R_INST, (DL_TimerG_PWMConfig *) &gPWM_RConfig);
  497. DL_TimerG_setCaptureCompareOutCtl(PWM_R_INST, DL_TIMER_CC_OCTL_INIT_VAL_LOW,
  498. DL_TIMER_CC_OCTL_INV_OUT_DISABLED, DL_TIMER_CC_OCTL_SRC_FUNCVAL,
  499. DL_TIMERG_CAPTURE_COMPARE_1_INDEX);
  500. DL_TimerG_setCaptCompUpdateMethod(PWM_R_INST, DL_TIMER_CC_UPDATE_METHOD_IMMEDIATE, DL_TIMERG_CAPTURE_COMPARE_1_INDEX);
  501. DL_TimerG_setCaptureCompareValue(PWM_R_INST, 0, DL_TIMER_CC_1_INDEX);
  502. DL_TimerG_enableClock(PWM_R_INST);
  503. DL_TimerG_setCCPDirection(PWM_R_INST , DL_TIMER_CC1_OUTPUT );
  504. }
  505. /*
  506. * Timer clock configuration to be sourced by BUSCLK / (14400000 Hz)
  507. * timerClkFreq = (timerClkSrc / (timerClkDivRatio * (timerClkPrescale + 1)))
  508. * 3600000 Hz = 14400000 Hz / (5 * (3 + 1))
  509. */
  510. static const DL_TimerG_ClockConfig gHALLTIMERClockConfig = {
  511. .clockSel = DL_TIMER_CLOCK_BUSCLK,
  512. .divideRatio = DL_TIMER_CLOCK_DIVIDE_5,
  513. .prescale = 3U,
  514. };
  515. /*
  516. * Timer load value (where the counter starts from) is calculated as (timerPeriod * timerClockFreq) - 1
  517. * HALLTIMER_INST_LOAD_VALUE = (16.67 ms * 3600000 Hz) - 1
  518. */
  519. static const DL_TimerG_TimerConfig gHALLTIMERTimerConfig = {
  520. .period = HALLTIMER_INST_LOAD_VALUE,
  521. .timerMode = DL_TIMER_TIMER_MODE_PERIODIC_UP,
  522. .startTimer = DL_TIMER_START,
  523. };
  524. SYSCONFIG_WEAK void SYSCFG_DL_HALLTIMER_init(void) {
  525. DL_TimerG_setClockConfig(HALLTIMER_INST,
  526. (DL_TimerG_ClockConfig *) &gHALLTIMERClockConfig);
  527. DL_TimerG_initTimerMode(HALLTIMER_INST,
  528. (DL_TimerG_TimerConfig *) &gHALLTIMERTimerConfig);
  529. DL_TimerG_enableInterrupt(HALLTIMER_INST , DL_TIMERG_INTERRUPT_ZERO_EVENT);
  530. NVIC_SetPriority(HALLTIMER_INST_INT_IRQN, 1);
  531. DL_TimerG_enableClock(HALLTIMER_INST);
  532. }
  533. /*
  534. * Timer clock configuration to be sourced by BUSCLK / (36000000 Hz)
  535. * timerClkFreq = (timerClkSrc / (timerClkDivRatio * (timerClkPrescale + 1)))
  536. * 36000000 Hz = 36000000 Hz / (1 * (0 + 1))
  537. */
  538. static const DL_TimerG_ClockConfig gHALL_CNTClockConfig = {
  539. .clockSel = DL_TIMER_CLOCK_BUSCLK,
  540. .divideRatio = DL_TIMER_CLOCK_DIVIDE_1,
  541. .prescale = 0U,
  542. };
  543. /*
  544. * Timer load value (where the counter starts from) is calculated as (timerPeriod * timerClockFreq) - 1
  545. * HALL_CNT_INST_LOAD_VALUE = (0.03ms * 36000000 Hz) - 1
  546. */
  547. static const DL_TimerG_TimerConfig gHALL_CNTTimerConfig = {
  548. .period = HALL_CNT_INST_LOAD_VALUE,
  549. .timerMode = DL_TIMER_TIMER_MODE_PERIODIC_UP,
  550. .startTimer = DL_TIMER_START,
  551. };
  552. SYSCONFIG_WEAK void SYSCFG_DL_HALL_CNT_init(void) {
  553. DL_TimerG_setClockConfig(HALL_CNT_INST,
  554. (DL_TimerG_ClockConfig *) &gHALL_CNTClockConfig);
  555. DL_TimerG_initTimerMode(HALL_CNT_INST,
  556. (DL_TimerG_TimerConfig *) &gHALL_CNTTimerConfig);
  557. DL_TimerG_enableInterrupt(HALL_CNT_INST , DL_TIMERG_INTERRUPT_ZERO_EVENT);
  558. NVIC_SetPriority(HALL_CNT_INST_INT_IRQN, 3);
  559. DL_TimerG_enableClock(HALL_CNT_INST);
  560. }
  561. static const DL_UART_Main_ClockConfig gUART_HMIClockConfig = {
  562. .clockSel = DL_UART_MAIN_CLOCK_BUSCLK,
  563. .divideRatio = DL_UART_MAIN_CLOCK_DIVIDE_RATIO_1
  564. };
  565. static const DL_UART_Main_Config gUART_HMIConfig = {
  566. .mode = DL_UART_MAIN_MODE_NORMAL,
  567. .direction = DL_UART_MAIN_DIRECTION_TX_RX,
  568. .flowControl = DL_UART_MAIN_FLOW_CONTROL_NONE,
  569. .parity = DL_UART_MAIN_PARITY_NONE,
  570. .wordLength = DL_UART_MAIN_WORD_LENGTH_8_BITS,
  571. .stopBits = DL_UART_MAIN_STOP_BITS_ONE
  572. };
  573. SYSCONFIG_WEAK void SYSCFG_DL_UART_HMI_init(void)
  574. {
  575. DL_UART_Main_setClockConfig(UART_HMI_INST, (DL_UART_Main_ClockConfig *) &gUART_HMIClockConfig);
  576. DL_UART_Main_init(UART_HMI_INST, (DL_UART_Main_Config *) &gUART_HMIConfig);
  577. /*
  578. * Configure baud rate by setting oversampling and baud rate divisors.
  579. * Target baud rate: 9600
  580. * Actual baud rate: 9600
  581. */
  582. DL_UART_Main_setOversampling(UART_HMI_INST, DL_UART_OVERSAMPLING_RATE_16X);
  583. DL_UART_Main_setBaudRateDivisor(UART_HMI_INST, UART_HMI_IBRD_36_MHZ_9600_BAUD, UART_HMI_FBRD_36_MHZ_9600_BAUD);
  584. /* Configure Interrupts */
  585. DL_UART_Main_enableInterrupt(UART_HMI_INST,
  586. DL_UART_MAIN_INTERRUPT_EOT_DONE |
  587. DL_UART_MAIN_INTERRUPT_RX);
  588. /* Setting the Interrupt Priority */
  589. NVIC_SetPriority(UART_HMI_INST_INT_IRQN, 3);
  590. DL_UART_Main_enable(UART_HMI_INST);
  591. }
  592. /* ADC12_0 Initialization */
  593. static const DL_ADC12_ClockConfig gADC12_0ClockConfig = {
  594. .clockSel = DL_ADC12_CLOCK_SYSOSC,
  595. .divideRatio = DL_ADC12_CLOCK_DIVIDE_1,
  596. .freqRange = DL_ADC12_CLOCK_FREQ_RANGE_24_TO_32,
  597. };
  598. SYSCONFIG_WEAK void SYSCFG_DL_ADC12_0_init(void)
  599. {
  600. DL_ADC12_setClockConfig(ADC12_0_INST, (DL_ADC12_ClockConfig *) &gADC12_0ClockConfig);
  601. DL_ADC12_initSeqSample(ADC12_0_INST,
  602. DL_ADC12_REPEAT_MODE_ENABLED, DL_ADC12_SAMPLING_SOURCE_AUTO, DL_ADC12_TRIG_SRC_EVENT,
  603. DL_ADC12_SEQ_START_ADDR_00, DL_ADC12_SEQ_END_ADDR_04, DL_ADC12_SAMP_CONV_RES_12_BIT,
  604. DL_ADC12_SAMP_CONV_DATA_FORMAT_UNSIGNED);
  605. DL_ADC12_configConversionMem(ADC12_0_INST, ADC12_0_ADCMEM_0,
  606. DL_ADC12_INPUT_CHAN_13, DL_ADC12_REFERENCE_VOLTAGE_VDDA, DL_ADC12_SAMPLE_TIMER_SOURCE_SCOMP1, DL_ADC12_AVERAGING_MODE_DISABLED,
  607. DL_ADC12_BURN_OUT_SOURCE_DISABLED, DL_ADC12_TRIGGER_MODE_AUTO_NEXT, DL_ADC12_WINDOWS_COMP_MODE_DISABLED);
  608. DL_ADC12_configConversionMem(ADC12_0_INST, ADC12_0_ADCMEM_1,
  609. DL_ADC12_INPUT_CHAN_6, DL_ADC12_REFERENCE_VOLTAGE_VDDA, DL_ADC12_SAMPLE_TIMER_SOURCE_SCOMP0, DL_ADC12_AVERAGING_MODE_DISABLED,
  610. DL_ADC12_BURN_OUT_SOURCE_DISABLED, DL_ADC12_TRIGGER_MODE_AUTO_NEXT, DL_ADC12_WINDOWS_COMP_MODE_DISABLED);
  611. DL_ADC12_configConversionMem(ADC12_0_INST, ADC12_0_ADCMEM_2,
  612. DL_ADC12_INPUT_CHAN_12, DL_ADC12_REFERENCE_VOLTAGE_VDDA, DL_ADC12_SAMPLE_TIMER_SOURCE_SCOMP0, DL_ADC12_AVERAGING_MODE_DISABLED,
  613. DL_ADC12_BURN_OUT_SOURCE_DISABLED, DL_ADC12_TRIGGER_MODE_AUTO_NEXT, DL_ADC12_WINDOWS_COMP_MODE_DISABLED);
  614. DL_ADC12_configConversionMem(ADC12_0_INST, ADC12_0_ADCMEM_3,
  615. DL_ADC12_INPUT_CHAN_0, DL_ADC12_REFERENCE_VOLTAGE_VDDA, DL_ADC12_SAMPLE_TIMER_SOURCE_SCOMP0, DL_ADC12_AVERAGING_MODE_DISABLED,
  616. DL_ADC12_BURN_OUT_SOURCE_DISABLED, DL_ADC12_TRIGGER_MODE_AUTO_NEXT, DL_ADC12_WINDOWS_COMP_MODE_DISABLED);
  617. DL_ADC12_configConversionMem(ADC12_0_INST, ADC12_0_ADCMEM_4,
  618. DL_ADC12_INPUT_CHAN_0, DL_ADC12_REFERENCE_VOLTAGE_VDDA, DL_ADC12_SAMPLE_TIMER_SOURCE_SCOMP0, DL_ADC12_AVERAGING_MODE_DISABLED,
  619. DL_ADC12_BURN_OUT_SOURCE_DISABLED, DL_ADC12_TRIGGER_MODE_TRIGGER_NEXT, DL_ADC12_WINDOWS_COMP_MODE_DISABLED);
  620. DL_ADC12_setPowerDownMode(ADC12_0_INST,DL_ADC12_POWER_DOWN_MODE_MANUAL);
  621. DL_ADC12_setSampleTime0(ADC12_0_INST,8);
  622. DL_ADC12_setSampleTime1(ADC12_0_INST,96);
  623. DL_ADC12_setSubscriberChanID(ADC12_0_INST,ADC12_0_INST_SUB_CH);
  624. /* Enable ADC12 interrupt */
  625. DL_ADC12_clearInterruptStatus(ADC12_0_INST,(DL_ADC12_INTERRUPT_MEM1_RESULT_LOADED));
  626. DL_ADC12_enableInterrupt(ADC12_0_INST,(DL_ADC12_INTERRUPT_MEM1_RESULT_LOADED));
  627. NVIC_SetPriority(ADC12_0_INST_INT_IRQN, 2);
  628. DL_ADC12_enableConversions(ADC12_0_INST);
  629. }
  630. /* ADC12_1 Initialization */
  631. static const DL_ADC12_ClockConfig gADC12_1ClockConfig = {
  632. .clockSel = DL_ADC12_CLOCK_SYSOSC,
  633. .divideRatio = DL_ADC12_CLOCK_DIVIDE_1,
  634. .freqRange = DL_ADC12_CLOCK_FREQ_RANGE_24_TO_32,
  635. };
  636. SYSCONFIG_WEAK void SYSCFG_DL_ADC12_1_init(void)
  637. {
  638. DL_ADC12_setClockConfig(ADC12_1_INST, (DL_ADC12_ClockConfig *) &gADC12_1ClockConfig);
  639. DL_ADC12_initSeqSample(ADC12_1_INST,
  640. DL_ADC12_REPEAT_MODE_ENABLED, DL_ADC12_SAMPLING_SOURCE_AUTO, DL_ADC12_TRIG_SRC_EVENT,
  641. DL_ADC12_SEQ_START_ADDR_00, DL_ADC12_SEQ_END_ADDR_04, DL_ADC12_SAMP_CONV_RES_12_BIT,
  642. DL_ADC12_SAMP_CONV_DATA_FORMAT_UNSIGNED);
  643. DL_ADC12_configConversionMem(ADC12_1_INST, ADC12_1_ADCMEM_0,
  644. DL_ADC12_INPUT_CHAN_13, DL_ADC12_REFERENCE_VOLTAGE_VDDA, DL_ADC12_SAMPLE_TIMER_SOURCE_SCOMP1, DL_ADC12_AVERAGING_MODE_DISABLED,
  645. DL_ADC12_BURN_OUT_SOURCE_DISABLED, DL_ADC12_TRIGGER_MODE_AUTO_NEXT, DL_ADC12_WINDOWS_COMP_MODE_DISABLED);
  646. DL_ADC12_configConversionMem(ADC12_1_INST, ADC12_1_ADCMEM_1,
  647. DL_ADC12_INPUT_CHAN_6, DL_ADC12_REFERENCE_VOLTAGE_VDDA, DL_ADC12_SAMPLE_TIMER_SOURCE_SCOMP0, DL_ADC12_AVERAGING_MODE_DISABLED,
  648. DL_ADC12_BURN_OUT_SOURCE_DISABLED, DL_ADC12_TRIGGER_MODE_AUTO_NEXT, DL_ADC12_WINDOWS_COMP_MODE_DISABLED);
  649. DL_ADC12_configConversionMem(ADC12_1_INST, ADC12_1_ADCMEM_2,
  650. DL_ADC12_INPUT_CHAN_5, DL_ADC12_REFERENCE_VOLTAGE_VDDA, DL_ADC12_SAMPLE_TIMER_SOURCE_SCOMP0, DL_ADC12_AVERAGING_MODE_DISABLED,
  651. DL_ADC12_BURN_OUT_SOURCE_DISABLED, DL_ADC12_TRIGGER_MODE_AUTO_NEXT, DL_ADC12_WINDOWS_COMP_MODE_DISABLED);
  652. DL_ADC12_configConversionMem(ADC12_1_INST, ADC12_1_ADCMEM_3,
  653. DL_ADC12_INPUT_CHAN_4, DL_ADC12_REFERENCE_VOLTAGE_VDDA, DL_ADC12_SAMPLE_TIMER_SOURCE_SCOMP0, DL_ADC12_AVERAGING_MODE_DISABLED,
  654. DL_ADC12_BURN_OUT_SOURCE_DISABLED, DL_ADC12_TRIGGER_MODE_AUTO_NEXT, DL_ADC12_WINDOWS_COMP_MODE_DISABLED);
  655. DL_ADC12_configConversionMem(ADC12_1_INST, ADC12_1_ADCMEM_4,
  656. DL_ADC12_INPUT_CHAN_7, DL_ADC12_REFERENCE_VOLTAGE_VDDA, DL_ADC12_SAMPLE_TIMER_SOURCE_SCOMP0, DL_ADC12_AVERAGING_MODE_DISABLED,
  657. DL_ADC12_BURN_OUT_SOURCE_DISABLED, DL_ADC12_TRIGGER_MODE_TRIGGER_NEXT, DL_ADC12_WINDOWS_COMP_MODE_DISABLED);
  658. DL_ADC12_setSampleTime0(ADC12_1_INST,8);
  659. DL_ADC12_setSampleTime1(ADC12_1_INST,96);
  660. DL_ADC12_setSubscriberChanID(ADC12_1_INST,ADC12_1_INST_SUB_CH);
  661. DL_ADC12_enableConversions(ADC12_1_INST);
  662. }
  663. /* COMP_0 Initialization */
  664. static const DL_COMP_Config gCOMP_0Config = {
  665. .channelEnable = DL_COMP_ENABLE_CHANNEL_POS,
  666. .mode = DL_COMP_MODE_FAST,
  667. .negChannel = DL_COMP_IMSEL_CHANNEL_1,
  668. .posChannel = DL_COMP_IPSEL_CHANNEL_1,
  669. .hysteresis = DL_COMP_HYSTERESIS_NONE,
  670. .polarity = DL_COMP_POLARITY_INV
  671. };
  672. static const DL_COMP_RefVoltageConfig gCOMP_0VRefConfig = {
  673. .mode = DL_COMP_REF_MODE_STATIC,
  674. .source = DL_COMP_REF_SOURCE_VDDA_DAC,
  675. .terminalSelect = DL_COMP_REF_TERMINAL_SELECT_NEG,
  676. .controlSelect = DL_COMP_DAC_CONTROL_SW,
  677. .inputSelect = DL_COMP_DAC_INPUT_DACCODE0
  678. };
  679. SYSCONFIG_WEAK void SYSCFG_DL_COMP_0_init(void)
  680. {
  681. DL_COMP_init(COMP_0_INST, (DL_COMP_Config *) &gCOMP_0Config);
  682. DL_COMP_refVoltageInit(COMP_0_INST, (DL_COMP_RefVoltageConfig *) &gCOMP_0VRefConfig);
  683. DL_COMP_setDACCode0(COMP_0_INST, COMP_0_DACCODE0);
  684. DL_COMP_enable(COMP_0_INST);
  685. }
  686. /* COMP_FLEDCHECK Initialization */
  687. static const DL_COMP_Config gCOMP_FLEDCHECKConfig = {
  688. .channelEnable = DL_COMP_ENABLE_CHANNEL_POS,
  689. .mode = DL_COMP_MODE_FAST,
  690. .negChannel = DL_COMP_IMSEL_CHANNEL_0,
  691. .posChannel = DL_COMP_IPSEL_CHANNEL_0,
  692. .hysteresis = DL_COMP_HYSTERESIS_10,
  693. .polarity = DL_COMP_POLARITY_NON_INV
  694. };
  695. static const DL_COMP_RefVoltageConfig gCOMP_FLEDCHECKVRefConfig = {
  696. .mode = DL_COMP_REF_MODE_STATIC,
  697. .source = DL_COMP_REF_SOURCE_VDDA_DAC,
  698. .terminalSelect = DL_COMP_REF_TERMINAL_SELECT_NEG,
  699. .controlSelect = DL_COMP_DAC_CONTROL_SW,
  700. .inputSelect = DL_COMP_DAC_INPUT_DACCODE0
  701. };
  702. SYSCONFIG_WEAK void SYSCFG_DL_COMP_FLEDCHECK_init(void)
  703. {
  704. DL_COMP_init(COMP_FLEDCHECK_INST, (DL_COMP_Config *) &gCOMP_FLEDCHECKConfig);
  705. DL_COMP_enableOutputFilter(COMP_FLEDCHECK_INST,DL_COMP_FILTER_DELAY_70);
  706. DL_COMP_refVoltageInit(COMP_FLEDCHECK_INST, (DL_COMP_RefVoltageConfig *) &gCOMP_FLEDCHECKVRefConfig);
  707. DL_COMP_setDACCode0(COMP_FLEDCHECK_INST, COMP_FLEDCHECK_DACCODE0);
  708. DL_COMP_enableInterrupt(COMP_FLEDCHECK_INST, (DL_COMP_INTERRUPT_OUTPUT_EDGE
  709. | DL_COMP_INTERRUPT_OUTPUT_EDGE_INV));
  710. DL_COMP_enable(COMP_FLEDCHECK_INST);
  711. }
  712. static const DL_OPA_Config gOPA_BPHASEConfig0 = {
  713. .pselChannel = DL_OPA_PSEL_IN1_POS,
  714. .nselChannel = DL_OPA_NSEL_IN1_NEG,
  715. .mselChannel = DL_OPA_MSEL_OPEN,
  716. .gain = DL_OPA_GAIN_N0_P1,
  717. .outputPinState = DL_OPA_OUTPUT_PIN_ENABLED,
  718. .choppingMode = DL_OPA_CHOPPING_MODE_DISABLE,
  719. };
  720. SYSCONFIG_WEAK void SYSCFG_DL_OPA_BPHASE_init(void)
  721. {
  722. DL_OPA_init(OPA_BPHASE_INST, (DL_OPA_Config *) &gOPA_BPHASEConfig0);
  723. DL_OPA_setGainBandwidth(OPA_BPHASE_INST, DL_OPA_GBW_HIGH);
  724. DL_OPA_enable(OPA_BPHASE_INST);
  725. }
  726. static const DL_OPA_Config gOPA_CPHASEConfig0 = {
  727. .pselChannel = DL_OPA_PSEL_IN1_POS,
  728. .nselChannel = DL_OPA_NSEL_IN1_NEG,
  729. .mselChannel = DL_OPA_MSEL_OPEN,
  730. .gain = DL_OPA_GAIN_N0_P1,
  731. .outputPinState = DL_OPA_OUTPUT_PIN_ENABLED,
  732. .choppingMode = DL_OPA_CHOPPING_MODE_DISABLE,
  733. };
  734. SYSCONFIG_WEAK void SYSCFG_DL_OPA_CPHASE_init(void)
  735. {
  736. DL_OPA_init(OPA_CPHASE_INST, (DL_OPA_Config *) &gOPA_CPHASEConfig0);
  737. DL_OPA_setGainBandwidth(OPA_CPHASE_INST, DL_OPA_GBW_HIGH);
  738. DL_OPA_enable(OPA_CPHASE_INST);
  739. }
  740. SYSCONFIG_WEAK void SYSCFG_DL_SYSTICK_init(void)
  741. {
  742. /*
  743. * Initializes the SysTick period to 1.00 ms,
  744. * enables the interrupt, and starts the SysTick Timer
  745. */
  746. DL_SYSTICK_config(72000);
  747. }
  748. static const DL_DAC12_Config gDAC12Config = {
  749. .outputEnable = DL_DAC12_OUTPUT_ENABLED,
  750. .resolution = DL_DAC12_RESOLUTION_12BIT,
  751. .representation = DL_DAC12_REPRESENTATION_BINARY,
  752. .voltageReferenceSource = DL_DAC12_VREF_SOURCE_VDDA_VSSA,
  753. .amplifierSetting = DL_DAC12_AMP_ON,
  754. .fifoEnable = DL_DAC12_FIFO_DISABLED,
  755. .fifoTriggerSource = DL_DAC12_FIFO_TRIGGER_SAMPLETIMER,
  756. .dmaTriggerEnable = DL_DAC12_DMA_TRIGGER_DISABLED,
  757. .dmaTriggerThreshold = DL_DAC12_FIFO_THRESHOLD_ONE_QTR_EMPTY,
  758. .sampleTimeGeneratorEnable = DL_DAC12_SAMPLETIMER_DISABLE,
  759. .sampleRate = DL_DAC12_SAMPLES_PER_SECOND_500,
  760. };
  761. SYSCONFIG_WEAK void SYSCFG_DL_DAC12_init(void)
  762. {
  763. DL_DAC12_init(DAC0, (DL_DAC12_Config *) &gDAC12Config);
  764. DL_DAC12_output12(DAC0, 2048);
  765. DL_DAC12_enable(DAC0);
  766. }
  767. SYSCONFIG_WEAK void SYSCFG_DL_WWDT0_init(void)
  768. {
  769. /*
  770. * Initialize WWDT0 in Watchdog mode with following settings
  771. * Watchdog Source Clock = (LFCLK Freq) / (WWDT Clock Divider)
  772. * = 32768Hz / 4 = 8.19 kHz
  773. * Watchdog Period = (WWDT Clock Divider) ∗ (WWDT Period Count) / 32768Hz
  774. * = 4 * 2^15 / 32768Hz = 4.00 s
  775. * Window0 Closed Period = (WWDT Period) * (Window0 Closed Percent)
  776. * = 4.00 s * 12% = 500.00 ms
  777. * Window1 Closed Period = (WWDT Period) * (Window1 Closed Percent)
  778. * = 4.00 s * 0% = 0.00 s
  779. */
  780. DL_WWDT_initWatchdogMode(WWDT0_INST, DL_WWDT_CLOCK_DIVIDE_4,
  781. DL_WWDT_TIMER_PERIOD_15_BITS, DL_WWDT_RUN_IN_SLEEP,
  782. DL_WWDT_WINDOW_PERIOD_12, DL_WWDT_WINDOW_PERIOD_0);
  783. /* Set Window0 as active window */
  784. DL_WWDT_setActiveWindow(WWDT0_INST, DL_WWDT_WINDOW0);
  785. }
  786. static const DL_MCAN_ClockConfig gMCAN0ClockConf = {
  787. .clockSel = DL_MCAN_FCLK_SYSPLLCLK1,
  788. .divider = DL_MCAN_FCLK_DIV_1,
  789. };
  790. static const DL_MCAN_InitParams gMCAN0InitParams= {
  791. /* Initialize MCAN Init parameters. */
  792. .fdMode = false,
  793. .brsEnable = false,
  794. .txpEnable = true,
  795. .efbi = false,
  796. .pxhddisable = false,
  797. .darEnable = false,
  798. .wkupReqEnable = true,
  799. .autoWkupEnable = true,
  800. .emulationEnable = true,
  801. .tdcEnable = true,
  802. .wdcPreload = 255,
  803. /* Transmitter Delay Compensation parameters. */
  804. .tdcConfig.tdcf = 10,
  805. .tdcConfig.tdco = 6,
  806. };
  807. static const DL_MCAN_ConfigParams gMCAN0ConfigParams={
  808. /* Initialize MCAN Config parameters. */
  809. .monEnable = false,
  810. .asmEnable = false,
  811. .tsPrescalar = 15,
  812. .tsSelect = 0,
  813. .timeoutSelect = DL_MCAN_TIMEOUT_SELECT_CONT,
  814. .timeoutPreload = 65535,
  815. .timeoutCntEnable = false,
  816. .filterConfig.rrfs = false,
  817. .filterConfig.rrfe = false,
  818. .filterConfig.anfe = 0,
  819. .filterConfig.anfs = 0,
  820. };
  821. static const DL_MCAN_MsgRAMConfigParams gMCAN0MsgRAMConfigParams ={
  822. /* Standard ID Filter List Start Address. */
  823. .flssa = MCAN0_INST_MCAN_STD_ID_FILT_START_ADDR,
  824. /* List Size: Standard ID. */
  825. .lss = MCAN0_INST_MCAN_STD_ID_FILTER_NUM,
  826. /* Extended ID Filter List Start Address. */
  827. .flesa = MCAN0_INST_MCAN_EXT_ID_FILT_START_ADDR,
  828. /* List Size: Extended ID. */
  829. .lse = MCAN0_INST_MCAN_EXT_ID_FILTER_NUM,
  830. /* Tx Buffers Start Address. */
  831. .txStartAddr = MCAN0_INST_MCAN_TX_BUFF_START_ADDR,
  832. /* Number of Dedicated Transmit Buffers. */
  833. .txBufNum = MCAN0_INST_MCAN_TX_BUFF_SIZE,
  834. .txFIFOSize = 32,
  835. /* Tx Buffer Element Size. */
  836. .txBufMode = 0,
  837. .txBufElemSize = DL_MCAN_ELEM_SIZE_8BYTES,
  838. /* Tx Event FIFO Start Address. */
  839. .txEventFIFOStartAddr = MCAN0_INST_MCAN_TX_EVENT_START_ADDR,
  840. /* Event FIFO Size. */
  841. .txEventFIFOSize = MCAN0_INST_MCAN_TX_EVENT_SIZE,
  842. /* Level for Tx Event FIFO watermark interrupt. */
  843. .txEventFIFOWaterMark = 25,
  844. /* Rx FIFO0 Start Address. */
  845. .rxFIFO0startAddr = MCAN0_INST_MCAN_FIFO_0_START_ADDR,
  846. /* Number of Rx FIFO elements. */
  847. .rxFIFO0size = MCAN0_INST_MCAN_FIFO_0_NUM,
  848. /* Rx FIFO0 Watermark. */
  849. .rxFIFO0waterMark = 25,
  850. .rxFIFO0OpMode = 0,
  851. /* Rx FIFO1 Start Address. */
  852. .rxFIFO1startAddr = MCAN0_INST_MCAN_FIFO_1_START_ADDR,
  853. /* Number of Rx FIFO elements. */
  854. .rxFIFO1size = MCAN0_INST_MCAN_FIFO_1_NUM,
  855. /* Level for Rx FIFO 1 watermark interrupt. */
  856. .rxFIFO1waterMark = 25,
  857. /* FIFO blocking mode. */
  858. .rxFIFO1OpMode = 0,
  859. /* Rx Buffer Start Address. */
  860. .rxBufStartAddr = MCAN0_INST_MCAN_RX_BUFF_START_ADDR,
  861. /* Rx Buffer Element Size. */
  862. .rxBufElemSize = DL_MCAN_ELEM_SIZE_8BYTES,
  863. /* Rx FIFO0 Element Size. */
  864. .rxFIFO0ElemSize = DL_MCAN_ELEM_SIZE_8BYTES,
  865. /* Rx FIFO1 Element Size. */
  866. .rxFIFO1ElemSize = DL_MCAN_ELEM_SIZE_8BYTES,
  867. };
  868. static const DL_MCAN_BitTimingParams gMCAN0BitTimes = {
  869. /* Arbitration Baud Rate Pre-scaler. */
  870. .nomRatePrescalar = 0,
  871. /* Arbitration Time segment before sample point. */
  872. .nomTimeSeg1 = 124,
  873. /* Arbitration Time segment after sample point. */
  874. .nomTimeSeg2 = 17,
  875. /* Arbitration (Re)Synchronization Jump Width Range. */
  876. .nomSynchJumpWidth = 17,
  877. /* Data Baud Rate Pre-scaler. */
  878. .dataRatePrescalar = 0,
  879. /* Data Time segment before sample point. */
  880. .dataTimeSeg1 = 0,
  881. /* Data Time segment after sample point. */
  882. .dataTimeSeg2 = 0,
  883. /* Data (Re)Synchronization Jump Width. */
  884. .dataSynchJumpWidth = 0,
  885. };
  886. SYSCONFIG_WEAK void SYSCFG_DL_MCAN0_init(void) {
  887. DL_MCAN_RevisionId revid_MCAN0;
  888. DL_MCAN_enableModuleClock(MCAN0_INST);
  889. DL_MCAN_setClockConfig(MCAN0_INST, (DL_MCAN_ClockConfig *) &gMCAN0ClockConf);
  890. /* Get MCANSS Revision ID. */
  891. DL_MCAN_getRevisionId(MCAN0_INST, &revid_MCAN0);
  892. /* Wait for Memory initialization to be completed. */
  893. while(false == DL_MCAN_isMemInitDone(MCAN0_INST));
  894. /* Put MCAN in SW initialization mode. */
  895. DL_MCAN_setOpMode(MCAN0_INST, DL_MCAN_OPERATION_MODE_SW_INIT);
  896. /* Wait till MCAN is not initialized. */
  897. while (DL_MCAN_OPERATION_MODE_SW_INIT != DL_MCAN_getOpMode(MCAN0_INST));
  898. /* Initialize MCAN module. */
  899. DL_MCAN_init(MCAN0_INST, (DL_MCAN_InitParams *) &gMCAN0InitParams);
  900. /* Configure MCAN module. */
  901. DL_MCAN_config(MCAN0_INST, (DL_MCAN_ConfigParams*) &gMCAN0ConfigParams);
  902. /* Configure Bit timings. */
  903. DL_MCAN_setBitTime(MCAN0_INST, (DL_MCAN_BitTimingParams*) &gMCAN0BitTimes);
  904. /* Configure Message RAM Sections */
  905. DL_MCAN_msgRAMConfig(MCAN0_INST, (DL_MCAN_MsgRAMConfigParams*) &gMCAN0MsgRAMConfigParams);
  906. /* Set Extended ID Mask. */
  907. DL_MCAN_setExtIDAndMask(MCAN0_INST, MCAN0_INST_MCAN_EXT_ID_AND_MASK );
  908. /* Loopback mode */
  909. /* Take MCAN out of the SW initialization mode */
  910. DL_MCAN_setOpMode(MCAN0_INST, DL_MCAN_OPERATION_MODE_NORMAL);
  911. while (DL_MCAN_OPERATION_MODE_NORMAL != DL_MCAN_getOpMode(MCAN0_INST));
  912. /* Enable MCAN mopdule Interrupts */
  913. DL_MCAN_enableIntr(MCAN0_INST, MCAN0_INST_MCAN_INTERRUPTS, 1U);
  914. DL_MCAN_selectIntrLine(MCAN0_INST, DL_MCAN_INTR_MASK_ALL, DL_MCAN_INTR_LINE_NUM_1);
  915. DL_MCAN_enableIntrLine(MCAN0_INST, DL_MCAN_INTR_LINE_NUM_1, 1U);
  916. /* Enable MSPM0 MCAN interrupt */
  917. DL_MCAN_clearInterruptStatus(MCAN0_INST,(DL_MCAN_MSP_INTERRUPT_LINE1));
  918. DL_MCAN_enableInterrupt(MCAN0_INST,(DL_MCAN_MSP_INTERRUPT_LINE1));
  919. }