ti_msp_dl_config.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450
  1. /*
  2. * Copyright (c) 2023, Texas Instruments Incorporated - http://www.ti.com
  3. * All rights reserved.
  4. *
  5. * Redistribution and use in source and binary forms, with or without
  6. * modification, are permitted provided that the following conditions
  7. * are met:
  8. *
  9. * * Redistributions of source code must retain the above copyright
  10. * notice, this list of conditions and the following disclaimer.
  11. *
  12. * * Redistributions in binary form must reproduce the above copyright
  13. * notice, this list of conditions and the following disclaimer in the
  14. * documentation and/or other materials provided with the distribution.
  15. *
  16. * * Neither the name of Texas Instruments Incorporated nor the names of
  17. * its contributors may be used to endorse or promote products derived
  18. * from this software without specific prior written permission.
  19. *
  20. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  21. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  22. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  23. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  24. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  25. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  26. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
  27. * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  28. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
  29. * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
  30. * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  31. */
  32. /*
  33. * ============ ti_msp_dl_config.h =============
  34. * Configured MSPM0 DriverLib module declarations
  35. *
  36. * DO NOT EDIT - This file is generated for the MSPM0G350X
  37. * by the SysConfig tool.
  38. */
  39. #ifndef ti_msp_dl_config_h
  40. #define ti_msp_dl_config_h
  41. #define CONFIG_MSPM0G350X
  42. #if defined(__ti_version__) || defined(__TI_COMPILER_VERSION__)
  43. #define SYSCONFIG_WEAK __attribute__((weak))
  44. #elif defined(__IAR_SYSTEMS_ICC__)
  45. #define SYSCONFIG_WEAK __weak
  46. #elif defined(__GNUC__)
  47. #define SYSCONFIG_WEAK __attribute__((weak))
  48. #endif
  49. #include <ti/devices/msp/msp.h>
  50. #include <ti/driverlib/driverlib.h>
  51. #include <ti/driverlib/m0p/dl_core.h>
  52. #ifdef __cplusplus
  53. extern "C" {
  54. #endif
  55. /*
  56. * ======== SYSCFG_DL_init ========
  57. * Perform all required MSP DL initialization
  58. *
  59. * This function should be called once at a point before any use of
  60. * MSP DL.
  61. */
  62. /* clang-format off */
  63. #define POWER_STARTUP_DELAY (16)
  64. #define GPIO_HFXT_PORT GPIOA
  65. #define GPIO_HFXIN_PIN DL_GPIO_PIN_5
  66. #define GPIO_HFXIN_IOMUX (IOMUX_PINCM10)
  67. #define GPIO_HFXOUT_PIN DL_GPIO_PIN_6
  68. #define GPIO_HFXOUT_IOMUX (IOMUX_PINCM11)
  69. #define CPUCLK_FREQ 72000000
  70. /* Defines for MOTOR_PWM */
  71. #define MOTOR_PWM_INST TIMA0
  72. #define MOTOR_PWM_INST_IRQHandler TIMA0_IRQHandler
  73. #define MOTOR_PWM_INST_INT_IRQN (TIMA0_INT_IRQn)
  74. #define MOTOR_PWM_INST_CLK_FREQ 72000000
  75. /* GPIO defines for channel 0 */
  76. #define GPIO_MOTOR_PWM_C0_PORT GPIOB
  77. #define GPIO_MOTOR_PWM_C0_PIN DL_GPIO_PIN_14
  78. #define GPIO_MOTOR_PWM_C0_IOMUX (IOMUX_PINCM31)
  79. #define GPIO_MOTOR_PWM_C0_IOMUX_FUNC IOMUX_PINCM31_PF_TIMA0_CCP0
  80. #define GPIO_MOTOR_PWM_C0_IDX DL_TIMER_CC_0_INDEX
  81. /* GPIO defines for channel 0 */
  82. #define GPIO_MOTOR_PWM_C0_CMPL_PORT GPIOB
  83. #define GPIO_MOTOR_PWM_C0_CMPL_PIN DL_GPIO_PIN_9
  84. #define GPIO_MOTOR_PWM_C0_CMPL_IOMUX (IOMUX_PINCM26)
  85. #define GPIO_MOTOR_PWM_C0_CMPL_IOMUX_FUNC IOMUX_PINCM26_PF_TIMA0_CCP0_CMPL
  86. /* GPIO defines for channel 1 */
  87. #define GPIO_MOTOR_PWM_C1_PORT GPIOA
  88. #define GPIO_MOTOR_PWM_C1_PIN DL_GPIO_PIN_7
  89. #define GPIO_MOTOR_PWM_C1_IOMUX (IOMUX_PINCM14)
  90. #define GPIO_MOTOR_PWM_C1_IOMUX_FUNC IOMUX_PINCM14_PF_TIMA0_CCP1
  91. #define GPIO_MOTOR_PWM_C1_IDX DL_TIMER_CC_1_INDEX
  92. /* GPIO defines for channel 1 */
  93. #define GPIO_MOTOR_PWM_C1_CMPL_PORT GPIOA
  94. #define GPIO_MOTOR_PWM_C1_CMPL_PIN DL_GPIO_PIN_4
  95. #define GPIO_MOTOR_PWM_C1_CMPL_IOMUX (IOMUX_PINCM9)
  96. #define GPIO_MOTOR_PWM_C1_CMPL_IOMUX_FUNC IOMUX_PINCM9_PF_TIMA0_CCP1_CMPL
  97. /* GPIO defines for channel 2 */
  98. #define GPIO_MOTOR_PWM_C2_PORT GPIOA
  99. #define GPIO_MOTOR_PWM_C2_PIN DL_GPIO_PIN_10
  100. #define GPIO_MOTOR_PWM_C2_IOMUX (IOMUX_PINCM21)
  101. #define GPIO_MOTOR_PWM_C2_IOMUX_FUNC IOMUX_PINCM21_PF_TIMA0_CCP2
  102. #define GPIO_MOTOR_PWM_C2_IDX DL_TIMER_CC_2_INDEX
  103. /* GPIO defines for channel 2 */
  104. #define GPIO_MOTOR_PWM_C2_CMPL_PORT GPIOA
  105. #define GPIO_MOTOR_PWM_C2_CMPL_PIN DL_GPIO_PIN_11
  106. #define GPIO_MOTOR_PWM_C2_CMPL_IOMUX (IOMUX_PINCM22)
  107. #define GPIO_MOTOR_PWM_C2_CMPL_IOMUX_FUNC IOMUX_PINCM22_PF_TIMA0_CCP2_CMPL
  108. /* Publisher defines */
  109. #define MOTOR_PWM_INST_PUB_0_CH (12)
  110. #define MOTOR_PWM_REPEAT_COUNT_2 (1)
  111. /* Defines for PWM_F */
  112. #define PWM_F_INST TIMG7
  113. #define PWM_F_INST_IRQHandler TIMG7_IRQHandler
  114. #define PWM_F_INST_INT_IRQN (TIMG7_INT_IRQn)
  115. #define PWM_F_INST_CLK_FREQ 36000000
  116. /* GPIO defines for channel 1 */
  117. #define GPIO_PWM_F_C1_PORT GPIOA
  118. #define GPIO_PWM_F_C1_PIN DL_GPIO_PIN_2
  119. #define GPIO_PWM_F_C1_IOMUX (IOMUX_PINCM7)
  120. #define GPIO_PWM_F_C1_IOMUX_FUNC IOMUX_PINCM7_PF_TIMG7_CCP1
  121. #define GPIO_PWM_F_C1_IDX DL_TIMER_CC_1_INDEX
  122. /* Defines for HALLTIMER */
  123. #define HALLTIMER_INST (TIMG6)
  124. #define HALLTIMER_INST_IRQHandler TIMG6_IRQHandler
  125. #define HALLTIMER_INST_INT_IRQN (TIMG6_INT_IRQn)
  126. #define HALLTIMER_INST_LOAD_VALUE (60011U)
  127. /* Defines for HALL_CNT */
  128. #define HALL_CNT_INST (TIMG0)
  129. #define HALL_CNT_INST_IRQHandler TIMG0_IRQHandler
  130. #define HALL_CNT_INST_INT_IRQN (TIMG0_INT_IRQn)
  131. #define HALL_CNT_INST_LOAD_VALUE (1079U)
  132. /* Defines for UART_HMI */
  133. #define UART_HMI_INST UART0
  134. #define UART_HMI_INST_IRQHandler UART0_IRQHandler
  135. #define UART_HMI_INST_INT_IRQN UART0_INT_IRQn
  136. #define GPIO_UART_HMI_RX_PORT GPIOA
  137. #define GPIO_UART_HMI_TX_PORT GPIOA
  138. #define GPIO_UART_HMI_RX_PIN DL_GPIO_PIN_1
  139. #define GPIO_UART_HMI_TX_PIN DL_GPIO_PIN_0
  140. #define GPIO_UART_HMI_IOMUX_RX (IOMUX_PINCM2)
  141. #define GPIO_UART_HMI_IOMUX_TX (IOMUX_PINCM1)
  142. #define GPIO_UART_HMI_IOMUX_RX_FUNC IOMUX_PINCM2_PF_UART0_RX
  143. #define GPIO_UART_HMI_IOMUX_TX_FUNC IOMUX_PINCM1_PF_UART0_TX
  144. #define UART_HMI_BAUD_RATE (9600)
  145. #define UART_HMI_IBRD_36_MHZ_9600_BAUD (234)
  146. #define UART_HMI_FBRD_36_MHZ_9600_BAUD (24)
  147. /* Defines for ADC12_0 */
  148. #define ADC12_0_INST ADC0
  149. #define ADC12_0_INST_IRQHandler ADC0_IRQHandler
  150. #define ADC12_0_INST_INT_IRQN (ADC0_INT_IRQn)
  151. #define ADC12_0_ADCMEM_0 DL_ADC12_MEM_IDX_0
  152. #define ADC12_0_ADCMEM_0_REF DL_ADC12_REFERENCE_VOLTAGE_VDDA
  153. #define ADC12_0_ADCMEM_0_REF_VOLTAGE_V 3.3
  154. #define ADC12_0_ADCMEM_1 DL_ADC12_MEM_IDX_1
  155. #define ADC12_0_ADCMEM_1_REF DL_ADC12_REFERENCE_VOLTAGE_VDDA
  156. #define ADC12_0_ADCMEM_1_REF_VOLTAGE_V 3.3
  157. #define ADC12_0_ADCMEM_2 DL_ADC12_MEM_IDX_2
  158. #define ADC12_0_ADCMEM_2_REF DL_ADC12_REFERENCE_VOLTAGE_VDDA
  159. #define ADC12_0_ADCMEM_2_REF_VOLTAGE_V 3.3
  160. #define ADC12_0_ADCMEM_3 DL_ADC12_MEM_IDX_3
  161. #define ADC12_0_ADCMEM_3_REF DL_ADC12_REFERENCE_VOLTAGE_VDDA
  162. #define ADC12_0_ADCMEM_3_REF_VOLTAGE_V 3.3
  163. #define ADC12_0_ADCMEM_4 DL_ADC12_MEM_IDX_4
  164. #define ADC12_0_ADCMEM_4_REF DL_ADC12_REFERENCE_VOLTAGE_VDDA
  165. #define ADC12_0_ADCMEM_4_REF_VOLTAGE_V 3.3
  166. #define ADC12_0_INST_SUB_CH (12)
  167. #define GPIO_ADC12_0_C6_PORT GPIOB
  168. #define GPIO_ADC12_0_C6_PIN DL_GPIO_PIN_20
  169. #define GPIO_ADC12_0_C0_PORT GPIOA
  170. #define GPIO_ADC12_0_C0_PIN DL_GPIO_PIN_27
  171. #define GPIO_ADC12_0_C1_PORT GPIOA
  172. #define GPIO_ADC12_0_C1_PIN DL_GPIO_PIN_26
  173. /* Defines for ADC12_1 */
  174. #define ADC12_1_INST ADC1
  175. #define ADC12_1_INST_IRQHandler ADC1_IRQHandler
  176. #define ADC12_1_INST_INT_IRQN (ADC1_INT_IRQn)
  177. #define ADC12_1_ADCMEM_0 DL_ADC12_MEM_IDX_0
  178. #define ADC12_1_ADCMEM_0_REF DL_ADC12_REFERENCE_VOLTAGE_VDDA
  179. #define ADC12_1_ADCMEM_0_REF_VOLTAGE_V 3.3
  180. #define ADC12_1_ADCMEM_1 DL_ADC12_MEM_IDX_1
  181. #define ADC12_1_ADCMEM_1_REF DL_ADC12_REFERENCE_VOLTAGE_VDDA
  182. #define ADC12_1_ADCMEM_1_REF_VOLTAGE_V 3.3
  183. #define ADC12_1_ADCMEM_2 DL_ADC12_MEM_IDX_2
  184. #define ADC12_1_ADCMEM_2_REF DL_ADC12_REFERENCE_VOLTAGE_VDDA
  185. #define ADC12_1_ADCMEM_2_REF_VOLTAGE_V 3.3
  186. #define ADC12_1_ADCMEM_3 DL_ADC12_MEM_IDX_3
  187. #define ADC12_1_ADCMEM_3_REF DL_ADC12_REFERENCE_VOLTAGE_VDDA
  188. #define ADC12_1_ADCMEM_3_REF_VOLTAGE_V 3.3
  189. #define ADC12_1_ADCMEM_4 DL_ADC12_MEM_IDX_4
  190. #define ADC12_1_ADCMEM_4_REF DL_ADC12_REFERENCE_VOLTAGE_VDDA
  191. #define ADC12_1_ADCMEM_4_REF_VOLTAGE_V 3.3
  192. #define ADC12_1_ADCMEM_5 DL_ADC12_MEM_IDX_5
  193. #define ADC12_1_ADCMEM_5_REF DL_ADC12_REFERENCE_VOLTAGE_VDDA
  194. #define ADC12_1_ADCMEM_5_REF_VOLTAGE_V 3.3
  195. #define ADC12_1_INST_SUB_CH (12)
  196. #define GPIO_ADC12_1_C6_PORT GPIOB
  197. #define GPIO_ADC12_1_C6_PIN DL_GPIO_PIN_19
  198. #define GPIO_ADC12_1_C5_PORT GPIOB
  199. #define GPIO_ADC12_1_C5_PIN DL_GPIO_PIN_18
  200. #define GPIO_ADC12_1_C4_PORT GPIOB
  201. #define GPIO_ADC12_1_C4_PIN DL_GPIO_PIN_17
  202. #define GPIO_ADC12_1_C7_PORT GPIOA
  203. #define GPIO_ADC12_1_C7_PIN DL_GPIO_PIN_21
  204. #define GPIO_ADC12_1_C0_PORT GPIOA
  205. #define GPIO_ADC12_1_C0_PIN DL_GPIO_PIN_15
  206. /* Defines for COMP_0 */
  207. #define COMP_0_INST COMP1
  208. #define COMP_0_INST_INT_IRQN COMP1_INT_IRQn
  209. /* Defines for COMP_0 DACCODE0 */
  210. #define COMP_0_DACCODE0 (181)
  211. /* GPIO configuration for COMP_0 */
  212. #define GPIO_COMP_0_IN1P_PORT (GPIOB)
  213. #define GPIO_COMP_0_IN1P_PIN (DL_GPIO_PIN_24)
  214. #define GPIO_COMP_0_IOMUX_IN1P (IOMUX_PINCM52)
  215. #define GPIO_COMP_0_IOMUX_IN1P_FUNC (IOMUX_PINCM52_PF_UNCONNECTED)
  216. /* Defines for OPA_BPHASE */
  217. #define OPA_BPHASE_INST OPA1
  218. #define GPIO_OPA_BPHASE_IN1POS_PORT GPIOA
  219. #define GPIO_OPA_BPHASE_IN1POS_PIN DL_GPIO_PIN_18
  220. #define GPIO_OPA_BPHASE_IOMUX_IN1POS (IOMUX_PINCM40)
  221. #define GPIO_OPA_BPHASE_IOMUX_IN1POS_FUNC IOMUX_PINCM40_PF_UNCONNECTED
  222. #define GPIO_OPA_BPHASE_IN1NEG_PORT GPIOA
  223. #define GPIO_OPA_BPHASE_IN1NEG_PIN DL_GPIO_PIN_17
  224. #define GPIO_OPA_BPHASE_IOMUX_IN1NEG (IOMUX_PINCM39)
  225. #define GPIO_OPA_BPHASE_IOMUX_IN1NEG_FUNC IOMUX_PINCM39_PF_UNCONNECTED
  226. #define GPIO_OPA_BPHASE_OUT_PORT GPIOA
  227. #define GPIO_OPA_BPHASE_OUT_PIN DL_GPIO_PIN_16
  228. #define GPIO_OPA_BPHASE_IOMUX_OUT (IOMUX_PINCM38)
  229. #define GPIO_OPA_BPHASE_IOMUX_OUT_FUNC IOMUX_PINCM38_PF_UNCONNECTED
  230. /* Defines for OPA_CPHASE */
  231. #define OPA_CPHASE_INST OPA0
  232. #define GPIO_OPA_CPHASE_IN1POS_PORT GPIOA
  233. #define GPIO_OPA_CPHASE_IN1POS_PIN DL_GPIO_PIN_25
  234. #define GPIO_OPA_CPHASE_IOMUX_IN1POS (IOMUX_PINCM55)
  235. #define GPIO_OPA_CPHASE_IOMUX_IN1POS_FUNC IOMUX_PINCM55_PF_UNCONNECTED
  236. #define GPIO_OPA_CPHASE_IN1NEG_PORT GPIOA
  237. #define GPIO_OPA_CPHASE_IN1NEG_PIN DL_GPIO_PIN_24
  238. #define GPIO_OPA_CPHASE_IOMUX_IN1NEG (IOMUX_PINCM54)
  239. #define GPIO_OPA_CPHASE_IOMUX_IN1NEG_FUNC IOMUX_PINCM54_PF_UNCONNECTED
  240. #define GPIO_OPA_CPHASE_OUT_PORT GPIOA
  241. #define GPIO_OPA_CPHASE_OUT_PIN DL_GPIO_PIN_22
  242. #define GPIO_OPA_CPHASE_IOMUX_OUT (IOMUX_PINCM47)
  243. #define GPIO_OPA_CPHASE_IOMUX_OUT_FUNC IOMUX_PINCM47_PF_UNCONNECTED
  244. /* Port definition for Pin Group OUTPUT */
  245. #define OUTPUT_PORT (GPIOB)
  246. /* Defines for POWER_EN: GPIOB.8 with pinCMx 25 on package pin 22 */
  247. #define OUTPUT_POWER_EN_PIN (DL_GPIO_PIN_8)
  248. #define OUTPUT_POWER_EN_IOMUX (IOMUX_PINCM25)
  249. /* Port definition for Pin Group LIGHT_DETECT */
  250. #define LIGHT_DETECT_PORT (GPIOA)
  251. /* Defines for LIGHT_PWM_F: GPIOA.23 with pinCMx 53 on package pin 43 */
  252. // groups represented: ["HALL","LIGHT_DETECT"]
  253. // pins affected: ["HALLA","LIGHT_PWM_F"]
  254. #define GPIO_MULTIPLE_GPIOA_INT_IRQN (GPIOA_INT_IRQn)
  255. #define GPIO_MULTIPLE_GPIOA_INT_IIDX (DL_INTERRUPT_GROUP1_IIDX_GPIOA)
  256. #define LIGHT_DETECT_LIGHT_PWM_F_IIDX (DL_GPIO_IIDX_DIO23)
  257. #define LIGHT_DETECT_LIGHT_PWM_F_PIN (DL_GPIO_PIN_23)
  258. #define LIGHT_DETECT_LIGHT_PWM_F_IOMUX (IOMUX_PINCM53)
  259. /* Defines for BREAK: GPIOA.28 with pinCMx 3 on package pin 3 */
  260. #define INPUT_BREAK_PORT (GPIOA)
  261. #define INPUT_BREAK_PIN (DL_GPIO_PIN_28)
  262. #define INPUT_BREAK_IOMUX (IOMUX_PINCM3)
  263. /* Defines for Cadence_Dir: GPIOA.9 with pinCMx 20 on package pin 17 */
  264. #define INPUT_Cadence_Dir_PORT (GPIOA)
  265. #define INPUT_Cadence_Dir_PIN (DL_GPIO_PIN_9)
  266. #define INPUT_Cadence_Dir_IOMUX (IOMUX_PINCM20)
  267. /* Defines for Cadence_Speed: GPIOB.7 with pinCMx 24 on package pin 21 */
  268. #define INPUT_Cadence_Speed_PORT (GPIOB)
  269. #define INPUT_Cadence_Speed_PIN (DL_GPIO_PIN_7)
  270. #define INPUT_Cadence_Speed_IOMUX (IOMUX_PINCM24)
  271. /* Defines for PIN_GEAR: GPIOB.15 with pinCMx 32 on package pin 25 */
  272. #define INPUT_PIN_GEAR_PORT (GPIOB)
  273. #define INPUT_PIN_GEAR_PIN (DL_GPIO_PIN_15)
  274. #define INPUT_PIN_GEAR_IOMUX (IOMUX_PINCM32)
  275. /* Defines for Speed_In: GPIOA.31 with pinCMx 6 on package pin 5 */
  276. #define INPUT_Speed_In_PORT (GPIOA)
  277. #define INPUT_Speed_In_PIN (DL_GPIO_PIN_31)
  278. #define INPUT_Speed_In_IOMUX (IOMUX_PINCM6)
  279. #if 0
  280. /* Defines for HALLA: GPIOA.8 with pinCMx 19 on package pin 16 */
  281. #define HALL_HALLA_PORT (GPIOA)
  282. #define HALL_HALLA_IIDX (DL_GPIO_IIDX_DIO8)
  283. #define HALL_HALLA_PIN (DL_GPIO_PIN_8)
  284. #define HALL_HALLA_IOMUX (IOMUX_PINCM19)
  285. /* Defines for HALLB: GPIOB.3 with pinCMx 16 on package pin 15 */
  286. #define HALL_HALLB_PORT (GPIOB)
  287. // pins affected by this interrupt request:["HALLB","HALLC"]
  288. #define HALL_GPIOB_INT_IRQN (GPIOB_INT_IRQn)
  289. #define HALL_GPIOB_INT_IIDX (DL_INTERRUPT_GROUP1_IIDX_GPIOB)
  290. #define HALL_HALLB_IIDX (DL_GPIO_IIDX_DIO3)
  291. #define HALL_HALLB_PIN (DL_GPIO_PIN_3)
  292. #define HALL_HALLB_IOMUX (IOMUX_PINCM16)
  293. /* Defines for HALLC: GPIOB.2 with pinCMx 15 on package pin 14 */
  294. #define HALL_HALLC_PORT (GPIOB)
  295. #define HALL_HALLC_IIDX (DL_GPIO_IIDX_DIO2)
  296. #define HALL_HALLC_PIN (DL_GPIO_PIN_2)
  297. #define HALL_HALLC_IOMUX (IOMUX_PINCM15)
  298. #endif
  299. /* Port definition for Pin Group TMAG5273 */
  300. #define TMAG5273_PORT (GPIOB)
  301. /* Defines for SCL: GPIOB.2 with pinCMx 15 on package pin 14 */
  302. #define TMAG5273_SCL_PIN (DL_GPIO_PIN_3)
  303. #define TMAG5273_SCL_IOMUX (IOMUX_PINCM16)
  304. /* Defines for SDA: GPIOB.3 with pinCMx 16 on package pin 15 */
  305. #define TMAG5273_SDA_PIN (DL_GPIO_PIN_2)
  306. #define TMAG5273_SDA_IOMUX (IOMUX_PINCM15)
  307. /* Port definition for Pin Group GPIO_B_LED */
  308. #define GPIO_B_LED_PORT (GPIOB)
  309. /* Defines for PIN_LED_B_EN: GPIOB.16 with pinCMx 33 on package pin 26 */
  310. #define GPIO_B_LED_PIN_LED_B_EN_PIN (DL_GPIO_PIN_16)
  311. #define GPIO_B_LED_PIN_LED_B_EN_IOMUX (IOMUX_PINCM33)
  312. /* Defines for PIN_LED_B_SEL: GPIOB.6 with pinCMx 23 on package pin 20 */
  313. #define GPIO_B_LED_PIN_LED_B_SEL_PIN (DL_GPIO_PIN_6)
  314. #define GPIO_B_LED_PIN_LED_B_SEL_IOMUX (IOMUX_PINCM23)
  315. /* Port definition for Pin Group GPIO_F_LED */
  316. #define GPIO_F_LED_PORT (GPIOA)
  317. /* Defines for PIN_LED_F_EN: GPIOA.20 with pinCMx 42 on package pin 35 */
  318. #define GPIO_F_LED_PIN_LED_F_EN_PIN (DL_GPIO_PIN_20)
  319. #define GPIO_F_LED_PIN_LED_F_EN_IOMUX (IOMUX_PINCM42)
  320. /* Defines for PIN_LED_F_SEL: GPIOA.19 with pinCMx 41 on package pin 34 */
  321. #define GPIO_F_LED_PIN_LED_F_SEL_PIN (DL_GPIO_PIN_19)
  322. #define GPIO_F_LED_PIN_LED_F_SEL_IOMUX (IOMUX_PINCM41)
  323. /* Defines for WWDT */
  324. #define WWDT0_INST (WWDT0)
  325. #define WWDT0_INT_IRQN (WWDT0_INT_IRQn)
  326. /* Defines for MCAN0 */
  327. #define MCAN0_INST CANFD0
  328. #define GPIO_MCAN0_CAN_TX_PORT GPIOA
  329. #define GPIO_MCAN0_CAN_TX_PIN DL_GPIO_PIN_12
  330. #define GPIO_MCAN0_IOMUX_CAN_TX (IOMUX_PINCM34)
  331. #define GPIO_MCAN0_IOMUX_CAN_TX_FUNC IOMUX_PINCM34_PF_CANFD0_CANTX
  332. #define GPIO_MCAN0_CAN_RX_PORT GPIOA
  333. #define GPIO_MCAN0_CAN_RX_PIN DL_GPIO_PIN_13
  334. #define GPIO_MCAN0_IOMUX_CAN_RX (IOMUX_PINCM35)
  335. #define GPIO_MCAN0_IOMUX_CAN_RX_FUNC IOMUX_PINCM35_PF_CANFD0_CANRX
  336. #define MCAN0_INST_IRQHandler CANFD0_IRQHandler
  337. #define MCAN0_INST_INT_IRQN CANFD0_INT_IRQn
  338. /* Defines for MCAN0 MCAN RAM configuration */
  339. #define MCAN0_INST_MCAN_STD_ID_FILT_START_ADDR (0)
  340. #define MCAN0_INST_MCAN_STD_ID_FILTER_NUM (0)
  341. #define MCAN0_INST_MCAN_EXT_ID_FILT_START_ADDR (0)
  342. #define MCAN0_INST_MCAN_EXT_ID_FILTER_NUM (0)
  343. #define MCAN0_INST_MCAN_TX_BUFF_START_ADDR (0)
  344. #define MCAN0_INST_MCAN_TX_BUFF_SIZE (0)
  345. #define MCAN0_INST_MCAN_FIFO_1_START_ADDR (0)
  346. #define MCAN0_INST_MCAN_FIFO_1_NUM (32)
  347. #define MCAN0_INST_MCAN_TX_EVENT_START_ADDR (0)
  348. #define MCAN0_INST_MCAN_TX_EVENT_SIZE (32)
  349. #define MCAN0_INST_MCAN_EXT_ID_AND_MASK (0x1FFFFFFFU)
  350. #define MCAN0_INST_MCAN_RX_BUFF_START_ADDR (0)
  351. #define MCAN0_INST_MCAN_FIFO_0_START_ADDR (0)
  352. #define MCAN0_INST_MCAN_FIFO_0_NUM (32)
  353. #define MCAN0_INST_MCAN_INTERRUPTS (DL_MCAN_INTERRUPT_RF0N | \
  354. DL_MCAN_INTERRUPT_TC | \
  355. DL_MCAN_INTERRUPT_TEFN)
  356. /* clang-format on */
  357. void SYSCFG_DL_init(void);
  358. void SYSCFG_DL_initPower(void);
  359. void SYSCFG_DL_GPIO_init(void);
  360. void SYSCFG_DL_DEBUG_init(void);
  361. void SYSCFG_DL_SYSCTL_init(void);
  362. void SYSCFG_DL_MOTOR_PWM_init(void);
  363. void SYSCFG_DL_PWM_F_init(void);
  364. void SYSCFG_DL_HALLTIMER_init(void);
  365. void SYSCFG_DL_HALL_CNT_init(void);
  366. void SYSCFG_DL_UART_HMI_init(void);
  367. void SYSCFG_DL_ADC12_0_init(void);
  368. void SYSCFG_DL_ADC12_1_init(void);
  369. void SYSCFG_DL_COMP_0_init(void);
  370. void SYSCFG_DL_OPA_BPHASE_init(void);
  371. void SYSCFG_DL_OPA_CPHASE_init(void);
  372. void SYSCFG_DL_SYSTICK_init(void);
  373. void SYSCFG_DL_WWDT0_init(void);
  374. void SYSCFG_DL_MCAN0_init(void);
  375. bool SYSCFG_DL_saveConfiguration(void);
  376. bool SYSCFG_DL_restoreConfiguration(void);
  377. #ifdef __cplusplus
  378. }
  379. #endif
  380. #endif /* ti_msp_dl_config_h */